{"title":"A linearity and power efficient design strategy for architecture optimization of gm-C biquadratic filters","authors":"P. Crombez, J. Craninckx, M. Steyaert","doi":"10.1109/RME.2007.4401854","DOIUrl":null,"url":null,"abstract":"To limit design time for the large range of specifications resulting from the multitude of modern communications standards, a good design strategy for analog circuits is essential, even within a given building block. This paper presents an efficient approach to design biquadratic sections for a low-pass baseband filter based on the gm-C architecture. Starting from high-level specifications, the proposed methodology completely determines the biquad's architecture level for linearity and power optimization. As an illustration, a 10 MHz bandwidth Butterworth biquad section optimized for power and linearity applying the proposed design flow has been successfully designed in a 0.13 mum CMOS technology with a 1.2V supply voltage. It achieves a SFDR of 67 dB for a power consumption of only 3 mW.","PeriodicalId":118230,"journal":{"name":"2007 Ph.D Research in Microelectronics and Electronics Conference","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Ph.D Research in Microelectronics and Electronics Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2007.4401854","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
To limit design time for the large range of specifications resulting from the multitude of modern communications standards, a good design strategy for analog circuits is essential, even within a given building block. This paper presents an efficient approach to design biquadratic sections for a low-pass baseband filter based on the gm-C architecture. Starting from high-level specifications, the proposed methodology completely determines the biquad's architecture level for linearity and power optimization. As an illustration, a 10 MHz bandwidth Butterworth biquad section optimized for power and linearity applying the proposed design flow has been successfully designed in a 0.13 mum CMOS technology with a 1.2V supply voltage. It achieves a SFDR of 67 dB for a power consumption of only 3 mW.