A linearity and power efficient design strategy for architecture optimization of gm-C biquadratic filters

P. Crombez, J. Craninckx, M. Steyaert
{"title":"A linearity and power efficient design strategy for architecture optimization of gm-C biquadratic filters","authors":"P. Crombez, J. Craninckx, M. Steyaert","doi":"10.1109/RME.2007.4401854","DOIUrl":null,"url":null,"abstract":"To limit design time for the large range of specifications resulting from the multitude of modern communications standards, a good design strategy for analog circuits is essential, even within a given building block. This paper presents an efficient approach to design biquadratic sections for a low-pass baseband filter based on the gm-C architecture. Starting from high-level specifications, the proposed methodology completely determines the biquad's architecture level for linearity and power optimization. As an illustration, a 10 MHz bandwidth Butterworth biquad section optimized for power and linearity applying the proposed design flow has been successfully designed in a 0.13 mum CMOS technology with a 1.2V supply voltage. It achieves a SFDR of 67 dB for a power consumption of only 3 mW.","PeriodicalId":118230,"journal":{"name":"2007 Ph.D Research in Microelectronics and Electronics Conference","volume":"86 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Ph.D Research in Microelectronics and Electronics Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2007.4401854","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

To limit design time for the large range of specifications resulting from the multitude of modern communications standards, a good design strategy for analog circuits is essential, even within a given building block. This paper presents an efficient approach to design biquadratic sections for a low-pass baseband filter based on the gm-C architecture. Starting from high-level specifications, the proposed methodology completely determines the biquad's architecture level for linearity and power optimization. As an illustration, a 10 MHz bandwidth Butterworth biquad section optimized for power and linearity applying the proposed design flow has been successfully designed in a 0.13 mum CMOS technology with a 1.2V supply voltage. It achieves a SFDR of 67 dB for a power consumption of only 3 mW.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种用于gm-C双二次型滤波器结构优化的线性和节能设计策略
为了限制由众多现代通信标准导致的大范围规格的设计时间,即使在给定的构建块内,良好的模拟电路设计策略也是必不可少的。本文提出了一种基于gm-C结构的低通基带滤波器双二次段的有效设计方法。从高级规格开始,提出的方法完全决定了biquad的线性度和功率优化的架构水平。作为一个例子,应用所提出的设计流程,在0.13 μ m CMOS技术和1.2V电源电压下,成功地设计了一个针对功率和线性度进行优化的10 MHz带宽巴特沃斯双极截面。它实现了67 dB的SFDR,功耗仅为3 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
On the use of error correcting and detecting codes in secured circuits A micro power capacitive sensor readout channel based on the chopper modulation technique Efficient acquisition and analysis of digital signals in pin-limited system-on-package. Analog circuit design based on independently driven double gate MOSfet RTW VCO with switched-capacitor tuning for satellite communication applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1