Precise current matching charge pump for digital phase locked loop

D. Rajeshwari, P. V. Rao
{"title":"Precise current matching charge pump for digital phase locked loop","authors":"D. Rajeshwari, P. V. Rao","doi":"10.1109/CCIP.2016.7802854","DOIUrl":null,"url":null,"abstract":"In digital phase locked loop cascode structured charge pump is proposed with current mismatch less than 0.01%. Steady state error in digital phase locked loop can be minimized by reducing current mismatch. The rail to rail operational amplifier and cascode current source circuit is employed to reduce the mismatch between charging and discharging current. The operational amplifier has high gain of 90dB. The proposed charge pump is designed, simulated and verified at power supply of 1.8V in TSMC 90nm CMOS technology.","PeriodicalId":354589,"journal":{"name":"2016 Second International Conference on Cognitive Computing and Information Processing (CCIP)","volume":"56 3","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Second International Conference on Cognitive Computing and Information Processing (CCIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCIP.2016.7802854","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

In digital phase locked loop cascode structured charge pump is proposed with current mismatch less than 0.01%. Steady state error in digital phase locked loop can be minimized by reducing current mismatch. The rail to rail operational amplifier and cascode current source circuit is employed to reduce the mismatch between charging and discharging current. The operational amplifier has high gain of 90dB. The proposed charge pump is designed, simulated and verified at power supply of 1.8V in TSMC 90nm CMOS technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
数字锁相环精密电流匹配电荷泵
在数字锁相环中,提出了电流失配小于0.01%的级联结构电荷泵。通过减小电流失配,可以使数字锁相环的稳态误差降到最低。采用轨对轨运算放大器和级联码电流源电路,减小了充放电电流的不匹配。运算放大器具有90dB的高增益。采用台积电90nm CMOS工艺,在1.8V电源下设计、仿真并验证了所提出的电荷泵。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Hilbert Huang transform based speech recognition An Integrated curvature and Convex Hull based concave point detection in Histopathological images Study of Complex-valued Learning algorithms for Post-surgery survival prediction Optimized Radial Basis Function Neural Network model for wind power prediction Early detection of grapes diseases using machine learning and IoT
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1