K. Raja, S. Saravanan, R. Anitha, S. Priya, R. Subhashini
{"title":"Design of a low power ECG signal processor for wearable health system-review and implementation issues","authors":"K. Raja, S. Saravanan, R. Anitha, S. Priya, R. Subhashini","doi":"10.1109/ISCO.2017.7856022","DOIUrl":null,"url":null,"abstract":"The paper presents a low power ECG signal processing ASIC chip design to extract the ECG features for wearable health system. The new design is used for the diagnosis of ECG arrhythmia based on features. The design consists of an acquisition unit, analog to digital conversion, pre-processing stage and feature extraction stage. The proposed design is advantage as it acquires both analog and digital ECG data. In addition to that the power consumed is less and area occupied is optimum. The proposed ASIC is designed using 90nm Technology.","PeriodicalId":321113,"journal":{"name":"2017 11th International Conference on Intelligent Systems and Control (ISCO)","volume":"320 16","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 11th International Conference on Intelligent Systems and Control (ISCO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCO.2017.7856022","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17
Abstract
The paper presents a low power ECG signal processing ASIC chip design to extract the ECG features for wearable health system. The new design is used for the diagnosis of ECG arrhythmia based on features. The design consists of an acquisition unit, analog to digital conversion, pre-processing stage and feature extraction stage. The proposed design is advantage as it acquires both analog and digital ECG data. In addition to that the power consumed is less and area occupied is optimum. The proposed ASIC is designed using 90nm Technology.