Performance comparison and analysis by electrical measurement for through-silicon vias (TSV) in wafer level package

Yu-Chang Hsieh, Chung-hao Chen, Pao-Nan Lee, Chen-Chao Wang
{"title":"Performance comparison and analysis by electrical measurement for through-silicon vias (TSV) in wafer level package","authors":"Yu-Chang Hsieh, Chung-hao Chen, Pao-Nan Lee, Chen-Chao Wang","doi":"10.1109/EDAPS.2017.8276994","DOIUrl":null,"url":null,"abstract":"A low cost and high density through-silicon vias (TSV) on high resistivity silicon (HR-Si) wafer is presented. By skip of isolation layer between TSV and HR-Si wafer, the proposed TSV provides higher via density and resolves polymer residual at the bottom of TSV. To ensure electrical performance of proposed TSV, a series of test items such as transmission line, 3D inductor and TSV chain are designed and fabricated on HR-Si wafer. The electrical performance is compared to original TSV that has isolation layer between TSV and HR-Si wafer by measurement approach. Measurement results show TSV w/o isolation has even better performance as compared to TSV with isolation on the inductor's quality factor, transmission line loss and harmonics characteristic.","PeriodicalId":329279,"journal":{"name":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2017.8276994","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A low cost and high density through-silicon vias (TSV) on high resistivity silicon (HR-Si) wafer is presented. By skip of isolation layer between TSV and HR-Si wafer, the proposed TSV provides higher via density and resolves polymer residual at the bottom of TSV. To ensure electrical performance of proposed TSV, a series of test items such as transmission line, 3D inductor and TSV chain are designed and fabricated on HR-Si wafer. The electrical performance is compared to original TSV that has isolation layer between TSV and HR-Si wafer by measurement approach. Measurement results show TSV w/o isolation has even better performance as compared to TSV with isolation on the inductor's quality factor, transmission line loss and harmonics characteristic.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
晶圆级封装中硅通孔(TSV)的电测量性能比较与分析
提出了一种低成本、高密度的高电阻硅晶圆通孔(TSV)。通过在TSV和HR-Si晶片之间跳过隔离层,TSV提供了更高的通孔密度,并解决了TSV底部的聚合物残留问题。为了保证所提出的TSV的电气性能,在HR-Si晶片上设计并制作了传输线、三维电感器、TSV链等一系列测试项目。通过测量方法,比较了在TSV与HR-Si晶片之间有隔离层的原始TSV的电性能。测量结果表明,与带隔离的TSV相比,带隔离的TSV在电感质量因数、传输线损耗和谐波特性方面具有更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Signal and power integrity (SI/PI) analysis of heterogeneous integration using embedded multi-die interconnect bridge (EMIB) technology for high bandwidth memory (HBM) Study on a Poisson's equation solver based on deep learning technique Filtering balanced-to-single-ended power divider with arbitrary power division ratio FDTD modeling of reconfigurable reflectarray for generation of vortex radio waves High performance balanced-to-unbalanced filtering power divider
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1