Highly stable power efficient noise tolerant circuits for analog and digital systems

S. Seenuvasamurthi, G. Nagarajan
{"title":"Highly stable power efficient noise tolerant circuits for analog and digital systems","authors":"S. Seenuvasamurthi, G. Nagarajan","doi":"10.1109/ISCO.2016.7727040","DOIUrl":null,"url":null,"abstract":"Noise is an important factor in the analog and digital circuits which determine the characteristics of the system. The work aims at developing a noise robust circuit with high frequency response and the same can be implemented in a dynamic logic system with reduced number of transistor and also the dynamic logic will have the probability of signal switching activity to be low which will subsequently reduce the power of the system. The circuits have been constructed using cadence ADE and the same has been simulated with Spectre using 45nm GPDK technology. The simulation results show that the power consumption has been reduced multi-fold and the bandwidth has been increased by 102 Hz and the delay is reduced by 50%.","PeriodicalId":320699,"journal":{"name":"2016 10th International Conference on Intelligent Systems and Control (ISCO)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 10th International Conference on Intelligent Systems and Control (ISCO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCO.2016.7727040","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Noise is an important factor in the analog and digital circuits which determine the characteristics of the system. The work aims at developing a noise robust circuit with high frequency response and the same can be implemented in a dynamic logic system with reduced number of transistor and also the dynamic logic will have the probability of signal switching activity to be low which will subsequently reduce the power of the system. The circuits have been constructed using cadence ADE and the same has been simulated with Spectre using 45nm GPDK technology. The simulation results show that the power consumption has been reduced multi-fold and the bandwidth has been increased by 102 Hz and the delay is reduced by 50%.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于模拟和数字系统的高稳定、高能效、耐噪电路
噪声是模拟和数字电路中决定系统特性的重要因素。本文旨在开发一种高频率响应的噪声鲁棒电路,该电路可以在晶体管数量较少的动态逻辑系统中实现,并且动态逻辑信号切换活动的概率较低,从而降低系统的功率。该电路使用cadence ADE构建,并使用Spectre使用45nm GPDK技术进行了模拟。仿真结果表明,该系统的功耗降低了数倍,带宽提高了102 Hz,延迟降低了50%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Concatenated convolution-polar codes over Rayleigh channels degraded as erasure channels Rectangular-shaped core photonic crystal fiber with zero dispersion and high birefringence Solar PV fed grid integration with energy storage system for electric traction application A secure color image steganography using integer wavelet transform Design of multimodal biometrics system based on feature level fusion
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1