{"title":"A Highly Linear CMOS Down Conversion Double Balanced Mixer","authors":"K. Munusamy, Z. Yusoff","doi":"10.1109/SMELEC.2006.380786","DOIUrl":null,"url":null,"abstract":"This paper presents a high linearity CMOS down conversion double balanced mixer for IEEE802.11/g Wireless LAN application with 2.4 GHz operating frequency. In this Gilbert type mixer design, various high linearity techniques have been incorporated such as current-reuse bleeding technique, common gate transconductance amplifier configuration and tuned loads techniques. All these techniques were combined into a single design and the comparison of this proposed mixer with the recent literature shows significant improvement in linearity parameters such as intermodulation (IMR3), third-order input intercept point (IIP3) and 1dB compression point without degrading other important parameters. The mixer structure is designed using TSMC 0.25 mum standard CMOS technology and is simulated using EldoRF simulator from Mentor Graphics environment. The mixer's simulated result shows the input intercept point (IIP3) of 12.810 dB, the intermodulation IMR3 of 129.816dB and the 1 dB compression point of 5.075 dB. The mixer operates at 1.8 V with 13.30 mW power consumption. Meanwhile, the measured conversion gain and noise figure of this double balanced mixer were -2.688 dB and 13.678 dB respectively.","PeriodicalId":136703,"journal":{"name":"2006 IEEE International Conference on Semiconductor Electronics","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"19","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Conference on Semiconductor Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2006.380786","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 19
Abstract
This paper presents a high linearity CMOS down conversion double balanced mixer for IEEE802.11/g Wireless LAN application with 2.4 GHz operating frequency. In this Gilbert type mixer design, various high linearity techniques have been incorporated such as current-reuse bleeding technique, common gate transconductance amplifier configuration and tuned loads techniques. All these techniques were combined into a single design and the comparison of this proposed mixer with the recent literature shows significant improvement in linearity parameters such as intermodulation (IMR3), third-order input intercept point (IIP3) and 1dB compression point without degrading other important parameters. The mixer structure is designed using TSMC 0.25 mum standard CMOS technology and is simulated using EldoRF simulator from Mentor Graphics environment. The mixer's simulated result shows the input intercept point (IIP3) of 12.810 dB, the intermodulation IMR3 of 129.816dB and the 1 dB compression point of 5.075 dB. The mixer operates at 1.8 V with 13.30 mW power consumption. Meanwhile, the measured conversion gain and noise figure of this double balanced mixer were -2.688 dB and 13.678 dB respectively.