{"title":"A High Speed and Power Controlled CMOS Edge Detector for 2.5 Gb/s Clock Recovery Circuit","authors":"H. Aghababa, O. Shoaei, S. B. Shokouhi, A. Sadr","doi":"10.1109/MIKON.2006.4345324","DOIUrl":null,"url":null,"abstract":"The ever-growing demand to high-speed transmission of data has forced the designers to make faster and much more reliable circuits and systems for users. Among many of methodologies for data formats to be transmitted, the binary data is of great interest. There are various pulse code modulations (PCM) for transmission of binary data among which, non return to zero (NRZ) and return to zero (RZ) are well-known. RZ is more reliable and easier to use in comparison with NRZ but it is slower. Since there is no zero between any two bits in NRZ, its bit rate is two times more than that of RZ in the same conditions. But this reality makes the designers to consider an edge detector for NRZ data. This paper introduces a novel edge detector designed for 2.5 Gb/s clock recovery circuit. This baud rate represents the free-running frequency of phase locked loop (PLL). The advantage of this edge detector is its flexibility to encounter with frequency changes. Moreover, it doesn't dissipate constant power meaning that its dissipated power is proportional to the frequency of the received data. Therefore the jitter and extra power dissipation produced by conventional edge detectors are removed. Finally, the simulation of this edge detector for a 0.18 mum technology and its comparative results are given.","PeriodicalId":315003,"journal":{"name":"2006 International Conference on Microwaves, Radar & Wireless Communications","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Conference on Microwaves, Radar & Wireless Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MIKON.2006.4345324","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The ever-growing demand to high-speed transmission of data has forced the designers to make faster and much more reliable circuits and systems for users. Among many of methodologies for data formats to be transmitted, the binary data is of great interest. There are various pulse code modulations (PCM) for transmission of binary data among which, non return to zero (NRZ) and return to zero (RZ) are well-known. RZ is more reliable and easier to use in comparison with NRZ but it is slower. Since there is no zero between any two bits in NRZ, its bit rate is two times more than that of RZ in the same conditions. But this reality makes the designers to consider an edge detector for NRZ data. This paper introduces a novel edge detector designed for 2.5 Gb/s clock recovery circuit. This baud rate represents the free-running frequency of phase locked loop (PLL). The advantage of this edge detector is its flexibility to encounter with frequency changes. Moreover, it doesn't dissipate constant power meaning that its dissipated power is proportional to the frequency of the received data. Therefore the jitter and extra power dissipation produced by conventional edge detectors are removed. Finally, the simulation of this edge detector for a 0.18 mum technology and its comparative results are given.