Drift compensating effect during hot-carrier degradation of 130nm technology dual gate oxide P-channel transistors

G. Rott, H. Nielen, H. Reisinger, W. Gustin, S. Tyaginov, Tibor Grassersstrae
{"title":"Drift compensating effect during hot-carrier degradation of 130nm technology dual gate oxide P-channel transistors","authors":"G. Rott, H. Nielen, H. Reisinger, W. Gustin, S. Tyaginov, Tibor Grassersstrae","doi":"10.1109/IIRW.2013.6804162","DOIUrl":null,"url":null,"abstract":"We present hot-carrier measurement results on a 130nm dual gate oxide MOS transistor technology node which is used for automotive and analog applications with a nominal voltage of 3.3V. Transistors of several geometries have been stressed at various gate and drain voltage combinations at room and elevated (125°C) temperatures. The results show two main degradation effects with one drift type (DIsub, max) close to the traditional hot-carrier degradation worst-case condition and another (DΨ, max) for Vds = Vgs. Both effects compensate the drift after a specific stress time. The drifts and their compensation are clearly observable by analyzing the change of the substrate current characteristics over stress time. In the literature several mechanisms for hot-carrier degradation have been reported. The first effect is related to the bond dissociation caused by a single high energetic carrier while the second one is due to the multiple vibrational excitation of the bond by several “colder” carriers. The results underline the importance of that approach and provide a benchmark for device degradation simulations due to the good separability of the observed effects. Long term stress data show that even for low Vgs the drift type DIsub, max will be compensated by DΨ, max.","PeriodicalId":287904,"journal":{"name":"2013 IEEE International Integrated Reliability Workshop Final Report","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2013.6804162","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

We present hot-carrier measurement results on a 130nm dual gate oxide MOS transistor technology node which is used for automotive and analog applications with a nominal voltage of 3.3V. Transistors of several geometries have been stressed at various gate and drain voltage combinations at room and elevated (125°C) temperatures. The results show two main degradation effects with one drift type (DIsub, max) close to the traditional hot-carrier degradation worst-case condition and another (DΨ, max) for Vds = Vgs. Both effects compensate the drift after a specific stress time. The drifts and their compensation are clearly observable by analyzing the change of the substrate current characteristics over stress time. In the literature several mechanisms for hot-carrier degradation have been reported. The first effect is related to the bond dissociation caused by a single high energetic carrier while the second one is due to the multiple vibrational excitation of the bond by several “colder” carriers. The results underline the importance of that approach and provide a benchmark for device degradation simulations due to the good separability of the observed effects. Long term stress data show that even for low Vgs the drift type DIsub, max will be compensated by DΨ, max.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
130nm工艺双栅氧化物p沟道晶体管热载流子降解过程中的漂移补偿效应
我们介绍了一种用于汽车和模拟应用的130nm双栅氧化物MOS晶体管技术节点的热载子测量结果,其标称电压为3.3V。几种几何形状的晶体管在室温和升高温度(125°C)下的各种栅极和漏极电压组合下受到应力。结果显示了两种主要的降解效应,一种漂移类型(DIsub, max)接近传统的热载流子降解最坏情况,另一种漂移类型(DΨ, max)接近Vds = Vgs。在特定的应力时间后,这两种效应都会补偿漂移。通过分析衬底电流特性随应力时间的变化,可以清楚地观察到漂移及其补偿。在文献中已经报道了几种热载流子降解的机制。第一种效应与单个高能量载流子引起的键解离有关,第二种效应是由于几个“较冷”载流子对键的多重振动激发引起的。结果强调了该方法的重要性,并由于观察到的效果具有良好的可分离性,为器件退化模拟提供了基准。长期应力数据表明,即使对于低Vgs漂移型DIsub, max也会被DΨ, max补偿。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Electromigration enhanced growth of intermetallic compound in solder bumps Overlap design for higher tungsten via robustness in AlCu metallizations Zero/low field SDR and SDT used for atomic scale probes of NBTI and TDDB Recent advances in dielectric breakdown of modern gate dielectrics Electromigration induced stress in open TSVs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1