Design of IC implementation of 16/spl times/16 CNN with serial-parallel input

M. Jakubowski, S. Jankowski
{"title":"Design of IC implementation of 16/spl times/16 CNN with serial-parallel input","authors":"M. Jakubowski, S. Jankowski","doi":"10.1109/CNNA.2002.1035105","DOIUrl":null,"url":null,"abstract":"This paper presents the design of a digital integrated circuit implementation of fully programmable cellular neural network for binary images processing. It consists of 16/spl times/16 cells and the memory able to store the image. The circuit is design in the standard cell style CMOS 0.35 /spl mu/m technology. The advantages of the digital CNN are: high reliability and robustness to the manufacturing parameters disturbances in comparison with analogue implementation. The disadvantages of this approach are: higher power consumption and larger IC silicon area. The paper presents the architecture of the network, as well as its components, the estimated system parameters (calculation speed, power consumption and density of cells) in comparison to selected CNN designs.","PeriodicalId":387716,"journal":{"name":"Proceedings of the 2002 7th IEEE International Workshop on Cellular Neural Networks and Their Applications","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-07-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2002 7th IEEE International Workshop on Cellular Neural Networks and Their Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CNNA.2002.1035105","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents the design of a digital integrated circuit implementation of fully programmable cellular neural network for binary images processing. It consists of 16/spl times/16 cells and the memory able to store the image. The circuit is design in the standard cell style CMOS 0.35 /spl mu/m technology. The advantages of the digital CNN are: high reliability and robustness to the manufacturing parameters disturbances in comparison with analogue implementation. The disadvantages of this approach are: higher power consumption and larger IC silicon area. The paper presents the architecture of the network, as well as its components, the estimated system parameters (calculation speed, power consumption and density of cells) in comparison to selected CNN designs.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
16/spl倍/16串行并行输入CNN的集成电路设计
本文提出了一种用于二值图像处理的全可编程细胞神经网络的数字集成电路设计。它由16/spl倍/16个单元和能够存储图像的存储器组成。电路采用标准单元式CMOS 0.35 /spl mu/m工艺设计。与模拟实现相比,数字CNN具有高可靠性和对制造参数扰动的鲁棒性。这种方法的缺点是:更高的功耗和更大的集成电路硅面积。本文介绍了网络的架构,以及它的组成,估计的系统参数(计算速度,功耗和单元密度)与选定的CNN设计相比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Non-saturated binary image learning and recognition using the ratio-memory cellular neural network (RMCNN) Analogic preprocessing and segmentation algorithms for off-line handwriting recognition Statistical error modeling of CNN-UM architectures: the binary case Realization of couplings in a polynomial type mixed-mode CNN Configurable multi-layer CNN-UM emulator on FPGA
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1