Design, manufacture and testing of microengineered stencils used for sub 100 micron wafer level bumping

N. Gorman, R. Kay, I. Roney, M. Desmulliez
{"title":"Design, manufacture and testing of microengineered stencils used for sub 100 micron wafer level bumping","authors":"N. Gorman, R. Kay, I. Roney, M. Desmulliez","doi":"10.1109/HDP.2006.1707616","DOIUrl":null,"url":null,"abstract":"Summary form only given. The advances of chip scale packaging technologies have induced an increase of the density of solder joints in microelectronics products. Pitch sizes are consequently due to further decrease, leading to joint structures at sub 100mum dimensions. Stencil printing for wafer bumping with fine particle solder pastes is potentially a low-cost assembly solution for fine pitch solder joint interconnects. For ultra fine pitch applications stencil printing has been perceived to have reached its practical limits, in consequence a requirement to understand all the processes that impact on the performance of stencil printing at ultra fine pitch is needed. Paste roll, aperture filling & release, post print behaviour and paste open time need to be examined as experimental inputs, alongside the following parameters: fine particle Pb-free solder pastes and solder paste rheology, particle size distribution, metal content, flux type and stencil aperture attributes. The complexity in using stencil technology at such fine pitch geometries has indicated that the quality, consistency and yield are determined by a combination of variables that are involved in the stencil manufacture, paste formulation, and the print process performance of the paste from the stencil. With the WEEE and RoHS Directives being introduced to the electronics manufacturing industry we also have the change to Sn-Pb solders with Pb free alloys to consider. These changes in composition required for Pb free solder alloys and the behavioural changes caused by them during manufacturing processes mean that more process variables need to be understood. Along with the continual miniaturization in microelectronics, the number of variables and parameters that can be involved in stencil printing technology make tight process controls and consistent high yielding interconnects even more difficult to achieve. This paper will report on the advancements of stencil technology using novel micro-engineering techniques to achieve the quality required for printing at ultra fine pitches in terms of aperture tolerances, repeatability and side-wall smoothness. This study, coupled with the improvements in Pb free solder paste, shows that deposits can be produced at ultra fine pitch with types 6, 7 & 8 pastes. Tests also show that subtle differences in the performance of type-6 and type-7 and most recently type 8 mean that there should be careful selection of pastes made that are specific to application geometries. Investigations into the effects of different shaped aperture openings in the stencil also reveal that solder paste deposit volume can be controlled. Sufficient volumes of the fine particle solder paste are required during reflowing to obtain an adequate stand off between the flip chip device and substrate pad. Print consistency and uniformity of the bumps generated are also governed by the volume of solder paste for each deposit all of which will be shown to be more controllable with advanced electroformed stencils","PeriodicalId":406794,"journal":{"name":"Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, 2006. HDP'06.","volume":"242 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, 2006. HDP'06.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HDP.2006.1707616","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Summary form only given. The advances of chip scale packaging technologies have induced an increase of the density of solder joints in microelectronics products. Pitch sizes are consequently due to further decrease, leading to joint structures at sub 100mum dimensions. Stencil printing for wafer bumping with fine particle solder pastes is potentially a low-cost assembly solution for fine pitch solder joint interconnects. For ultra fine pitch applications stencil printing has been perceived to have reached its practical limits, in consequence a requirement to understand all the processes that impact on the performance of stencil printing at ultra fine pitch is needed. Paste roll, aperture filling & release, post print behaviour and paste open time need to be examined as experimental inputs, alongside the following parameters: fine particle Pb-free solder pastes and solder paste rheology, particle size distribution, metal content, flux type and stencil aperture attributes. The complexity in using stencil technology at such fine pitch geometries has indicated that the quality, consistency and yield are determined by a combination of variables that are involved in the stencil manufacture, paste formulation, and the print process performance of the paste from the stencil. With the WEEE and RoHS Directives being introduced to the electronics manufacturing industry we also have the change to Sn-Pb solders with Pb free alloys to consider. These changes in composition required for Pb free solder alloys and the behavioural changes caused by them during manufacturing processes mean that more process variables need to be understood. Along with the continual miniaturization in microelectronics, the number of variables and parameters that can be involved in stencil printing technology make tight process controls and consistent high yielding interconnects even more difficult to achieve. This paper will report on the advancements of stencil technology using novel micro-engineering techniques to achieve the quality required for printing at ultra fine pitches in terms of aperture tolerances, repeatability and side-wall smoothness. This study, coupled with the improvements in Pb free solder paste, shows that deposits can be produced at ultra fine pitch with types 6, 7 & 8 pastes. Tests also show that subtle differences in the performance of type-6 and type-7 and most recently type 8 mean that there should be careful selection of pastes made that are specific to application geometries. Investigations into the effects of different shaped aperture openings in the stencil also reveal that solder paste deposit volume can be controlled. Sufficient volumes of the fine particle solder paste are required during reflowing to obtain an adequate stand off between the flip chip device and substrate pad. Print consistency and uniformity of the bumps generated are also governed by the volume of solder paste for each deposit all of which will be shown to be more controllable with advanced electroformed stencils
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于100微米以下晶圆级碰撞的微工程模板的设计、制造和测试
只提供摘要形式。芯片级封装技术的进步导致了微电子产品中焊点密度的增加。因此,节距尺寸进一步减小,导致接头结构尺寸低于100mm。用细颗粒焊锡膏进行晶圆碰撞的模板印刷是一种潜在的低成本组装解决方案,用于细间距焊点互连。对于超细间距的应用,丝网印刷已经达到了它的实际极限,因此需要了解在超细间距下影响丝网印刷性能的所有过程。浆料卷、孔径填充和释放、打印后行为和浆料打开时间需要作为实验输入进行检查,同时还需要检查以下参数:细颗粒无铅锡膏和锡膏流变性、粒度分布、金属含量、助焊剂类型和模板孔径属性。在如此精细的几何间距上使用模板技术的复杂性表明,质量、一致性和产量是由一系列变量决定的,这些变量涉及到模板制造、浆料配方和从模板中获得的浆料的打印过程性能。随着WEEE和RoHS指令被引入电子制造业,我们也要考虑使用无铅合金的Sn-Pb焊料的变化。在制造过程中,无铅焊料合金所需的这些成分变化以及由它们引起的行为变化意味着需要了解更多的工艺变量。随着微电子技术的不断小型化,模板印刷技术中涉及的变量和参数的数量使得严格的过程控制和一致的高产量互连更加难以实现。本文将介绍利用新型微工程技术实现超细间距印刷所需的质量,包括孔径公差、可重复性和侧壁光滑度。通过对无铅锡膏的改进,表明6型、7型和8型锡膏可以在超细间距下形成镀层。测试还表明,6型和7型以及最近的8型在性能上的细微差别意味着应该仔细选择特定于应用程序几何形状的浆料。对不同形状的孔径开口对锡膏沉积的影响的研究也表明,锡膏沉积体积是可以控制的。在回流过程中需要足够体积的细颗粒锡膏,以在倒装芯片器件和衬底之间获得足够的隔离。产生的凸起的打印一致性和均匀性也取决于每个沉积的锡膏的体积,所有这些都将被证明是先进的电铸模板更可控的
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Nanopackaging: nanotechnologies and electronics packaging Simulation design of capacitive Frisch grid CdZnTe detectors Curvature-compensated CMOS bandgap reference with 1.8-V operation Effect of Bi on the kinetics of intermetallics growth in Sn-3Ag-0.5Cu/Cu solder joint High-speed board-to-board interconnects utilizing flexible foils and elastomeric connectors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1