D. De Venuto, D. Castro, Youri Ponomarev, E. Stikvoort
{"title":"Low power 12-bit SAR ADC for autonomous wireless sensors network interface","authors":"D. De Venuto, D. Castro, Youri Ponomarev, E. Stikvoort","doi":"10.1109/IWASI.2009.5184780","DOIUrl":null,"url":null,"abstract":"Design strategies for power effective and high resolution Successive-Approximation ADCs for autonomous multi-sensor systems are discussed. Specifically, an optimisation for lowest possible power consumption of comparators is addressed and evaluated using both simulations and measurements of a fabricated Si test-chip. The proposed design solution is capable to provide a 12-bit resolution at 50-kHz with only 0.1uW power consumption on a 1.2-V supply. The achieved Figure-of-Merit is 165 ƒJ/convertion-step is, to our knowledge, the best ever reported. The complete ADC area is 0.35 mm2 in NXP 0.14um CMOS technology with only three metal layers.","PeriodicalId":246540,"journal":{"name":"2009 3rd International Workshop on Advances in sensors and Interfaces","volume":"400 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"30","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 3rd International Workshop on Advances in sensors and Interfaces","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWASI.2009.5184780","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 30
Abstract
Design strategies for power effective and high resolution Successive-Approximation ADCs for autonomous multi-sensor systems are discussed. Specifically, an optimisation for lowest possible power consumption of comparators is addressed and evaluated using both simulations and measurements of a fabricated Si test-chip. The proposed design solution is capable to provide a 12-bit resolution at 50-kHz with only 0.1uW power consumption on a 1.2-V supply. The achieved Figure-of-Merit is 165 ƒJ/convertion-step is, to our knowledge, the best ever reported. The complete ADC area is 0.35 mm2 in NXP 0.14um CMOS technology with only three metal layers.