A Wideband 180-GHz Phase-Lacked-Loop Based MSK Receiver

S. Dong, I. Momson, S. Kshattry, Pavan Yelleswarapu, W. Choi, K. O. Kenneth
{"title":"A Wideband 180-GHz Phase-Lacked-Loop Based MSK Receiver","authors":"S. Dong, I. Momson, S. Kshattry, Pavan Yelleswarapu, W. Choi, K. O. Kenneth","doi":"10.1109/CICC48029.2020.9075939","DOIUrl":null,"url":null,"abstract":"A 180 GHz mixer-first phase-locked-loop based MSK receiver is demonstrated in 65-nm CMOS. Double balanced anti-parallel-diode-pair (APDP) based sub-harmonic mixer forms the phase detector. Compensation using multiple zeros reduces the effect of in-loop delay on the stability of PLL. Without external LO synchronization, the receiver achieves 10 Gbps with a BER < 10−12 at -24-dBm available input power. The open loop measurements show the down-conversion chain has a 3-dB bandwidth of approximately 48 GHz at 180 GHz and the minimum single side band (SSB) noise figure of 18.6 dB. This receiver is the self-synchronized receiver using coherent detection with the highest operating frequency in CMOS. This work also demonstrates that a PLL based receiver can support data rates in excess of 10 Gbps.","PeriodicalId":409525,"journal":{"name":"2020 IEEE Custom Integrated Circuits Conference (CICC)","volume":"561 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Custom Integrated Circuits Conference (CICC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC48029.2020.9075939","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A 180 GHz mixer-first phase-locked-loop based MSK receiver is demonstrated in 65-nm CMOS. Double balanced anti-parallel-diode-pair (APDP) based sub-harmonic mixer forms the phase detector. Compensation using multiple zeros reduces the effect of in-loop delay on the stability of PLL. Without external LO synchronization, the receiver achieves 10 Gbps with a BER < 10−12 at -24-dBm available input power. The open loop measurements show the down-conversion chain has a 3-dB bandwidth of approximately 48 GHz at 180 GHz and the minimum single side band (SSB) noise figure of 18.6 dB. This receiver is the self-synchronized receiver using coherent detection with the highest operating frequency in CMOS. This work also demonstrates that a PLL based receiver can support data rates in excess of 10 Gbps.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种宽带180ghz缺相环MSK接收机
介绍了一种基于65nm CMOS的180ghz混频器优先锁相环MSK接收机。基于双平衡反并行二极管对(APDP)的次谐波混频器构成鉴相器。多零补偿减小了环内延迟对锁相环稳定性的影响。在不进行外部LO同步的情况下,在- 24dbm可用输入功率下,接收机可实现10gbps,误码率< 10−12。开环测量表明,下转换链在180 GHz时具有约48 GHz的3db带宽,最小单边带(SSB)噪声系数为18.6 dB。该接收机是采用CMOS中最高工作频率的相干检测的自同步接收机。这项工作还表明,基于锁相环的接收器可以支持超过10 Gbps的数据速率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design-Space Exploration of Quantum Approximate Optimization Algorithm under Noise A Low-Power Dual-Factor Authentication Unit for Secure Implantable Devices Compute-in-Memory with Emerging Nonvolatile-Memories: Challenges and Prospects A 9.3mV Load and 5.2mV Line transients Fast Response Buck Converter with Active Ramping Voltage Mode Control ESD Protection Design Overview in Advanced SOI and Bulk FinFET Technologies
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1