On-chip Generation of the Second Primary Input Vectors of Broadside Tests

I. Pomeranz, S. Reddy
{"title":"On-chip Generation of the Second Primary Input Vectors of Broadside Tests","authors":"I. Pomeranz, S. Reddy","doi":"10.1109/DFT.2009.12","DOIUrl":null,"url":null,"abstract":"Broadside tests are two-pattern scan-based tests for delay faults. One of the complications that occur in relation to the application of broadside tests from an external tester is the need to change the primary input vector applied to the circuit at-speed during the test. We explore a solution to this problem where the second primary input vector of every test is produced on chip. The important features of the proposed solution are: (1) it achieves the same fault coverage as a deterministic test set; (2) on-chip area overhead can be kept low; and (3) the part of the test data that needs to be stored externally can be compacted to reduce its storage requirements.","PeriodicalId":405651,"journal":{"name":"2009 24th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 24th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT.2009.12","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Broadside tests are two-pattern scan-based tests for delay faults. One of the complications that occur in relation to the application of broadside tests from an external tester is the need to change the primary input vector applied to the circuit at-speed during the test. We explore a solution to this problem where the second primary input vector of every test is produced on chip. The important features of the proposed solution are: (1) it achieves the same fault coverage as a deterministic test set; (2) on-chip area overhead can be kept low; and (3) the part of the test data that needs to be stored externally can be compacted to reduce its storage requirements.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
侧舷测试第二主输入向量的片上生成
舷侧测试是针对延迟故障的基于双模式扫描的测试。应用外部测试器进行宽侧测试的一个复杂问题是,需要在测试期间以高速改变应用于电路的主输入矢量。我们探索了一个解决这个问题的方法,每个测试的第二个主要输入向量是在芯片上产生的。该方法的重要特点是:(1)实现了与确定性测试集相同的故障覆盖率;(2)片上面积开销低;(3)对需要外部存储的测试数据部分进行压缩,减少其存储需求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Soft Core Embedded Processor Based Built-In Self-Test of FPGAs Are Robust Circuits Really Robust? Analysis of Resistive Open Defects in a Synchronizer Dreams, Plans, and Journey of Reaching Perfect Predictability and Reliability in ASICs Data Learning Techniques for Functional/System Fmax Prediction
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1