Design of A 52.5 dB Neural Amplifier with Noise-Power Trade-off

N. Tasneem, I. Mahbub
{"title":"Design of A 52.5 dB Neural Amplifier with Noise-Power Trade-off","authors":"N. Tasneem, I. Mahbub","doi":"10.1109/MWSCAS.2019.8885224","DOIUrl":null,"url":null,"abstract":"An accelerating interest in neuromodulation and brain-machine interfacing has resulted in the development of multi-channel neural signal recording systems over the past few decades. A critical part of the acquisition system is the analog front-end, which includes the neural amplifier with low-power and low-noise configuration in the sub-Hz operating frequency. This paper presents a neural signal recording amplifier that is capable of amplifying signals in the sub-Hz to kHz frequency range. The amplifier is designed in standard 0.5 µm CMOS process with a fully-differential architecture. The proposed operational transconductance amplifier (OTA) uses two-stage topology and a capacitive-resistive feedback technique to have the lower and the higher cut-off frequency as 0.125 Hz and 1.258 kHz respectively to record the low-frequency neural signals. It achieves a common-mode rejection ratio (CMRR) of 97.1 dB, a power supply rejection ratio (PSRR) of 84.4 dB. The amplifier achieves a mid-band gain of 52.53 dB with the total power consumption of 4.12 µW with a supply voltage of 3.3 V by making the transistors operate in the sub-threshold region. The amplifier is designed taking into account the noise-power trade-off, and the input-referred noise of the amplifier is found to be 3.16 µVrms over a bandwidth of 0.1 Hz- 5 kHz. The prototype single channel amplifier has an active die area of 0.28 mm2. The overall performance metrics of gain, power consumption and the noise performance of the proposed amplifier make it a good choice for neural signal recording applications.","PeriodicalId":287815,"journal":{"name":"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2019.8885224","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

An accelerating interest in neuromodulation and brain-machine interfacing has resulted in the development of multi-channel neural signal recording systems over the past few decades. A critical part of the acquisition system is the analog front-end, which includes the neural amplifier with low-power and low-noise configuration in the sub-Hz operating frequency. This paper presents a neural signal recording amplifier that is capable of amplifying signals in the sub-Hz to kHz frequency range. The amplifier is designed in standard 0.5 µm CMOS process with a fully-differential architecture. The proposed operational transconductance amplifier (OTA) uses two-stage topology and a capacitive-resistive feedback technique to have the lower and the higher cut-off frequency as 0.125 Hz and 1.258 kHz respectively to record the low-frequency neural signals. It achieves a common-mode rejection ratio (CMRR) of 97.1 dB, a power supply rejection ratio (PSRR) of 84.4 dB. The amplifier achieves a mid-band gain of 52.53 dB with the total power consumption of 4.12 µW with a supply voltage of 3.3 V by making the transistors operate in the sub-threshold region. The amplifier is designed taking into account the noise-power trade-off, and the input-referred noise of the amplifier is found to be 3.16 µVrms over a bandwidth of 0.1 Hz- 5 kHz. The prototype single channel amplifier has an active die area of 0.28 mm2. The overall performance metrics of gain, power consumption and the noise performance of the proposed amplifier make it a good choice for neural signal recording applications.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
噪声功率权衡的52.5 dB神经放大器设计
在过去的几十年里,对神经调节和脑机接口的加速兴趣导致了多通道神经信号记录系统的发展。采集系统的关键部分是模拟前端,其中包括工作频率为亚hz的低功耗、低噪声的神经放大器。本文提出了一种神经信号记录放大器,能够放大次赫兹到千赫频率范围内的信号。该放大器采用标准的0.5µm CMOS工艺设计,具有全差分架构。所提出的运算跨导放大器(OTA)采用两级拓扑结构和容阻反馈技术,将低截止频率和高截止频率分别设置为0.125 Hz和1.258 kHz,记录低频神经信号。共模抑制比(CMRR)为97.1 dB,电源抑制比(PSRR)为84.4 dB。该放大器的中频增益为52.53 dB,总功耗为4.12µW,电源电压为3.3 V,使晶体管工作在亚阈值区域。该放大器的设计考虑了噪声与功率的权衡,在0.1 Hz- 5 kHz的带宽范围内,放大器的输入参考噪声为3.16µVrms。原型单通道放大器的有源芯片面积为0.28 mm2。该放大器的增益、功耗和噪声性能等综合性能指标使其成为神经信号记录应用的理想选择。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Comparison of Artificial Neural Network(ANN) and Support Vector Machine(SVM) Classifiers for Neural Seizure Detection A New Hardware Accelerator for Data Sorting in Area & Energy Constrained Architectures Design Techniques for Zero Steady-State Output Ripple in Digital Low Dropout Regulators Spectrum-Efficient Communication Over Copper Using Hybrid Amplitude and Spatial Signaling AI, IoT hardware and Algorithmic Considerations for Hearing aid and Extreme Edge Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1