Jiesheng Wei, Ling Wang, Feng Wu, Yibo Chen, Long Ju
{"title":"Design and implementation of wireless sensor node based on open core","authors":"Jiesheng Wei, Ling Wang, Feng Wu, Yibo Chen, Long Ju","doi":"10.1109/YCICT.2009.5382416","DOIUrl":null,"url":null,"abstract":"Wireless sensor nodes are essential elements in wireless sensor networks. There are two important issues which need to be considered in order to build a sensor node: low power consumption and scalability. This paper proposes and presents a SoC architecture of wireless sensor node based on open source IP blocks such as OpenRISC 1200 microprocessor core and Wishbone Interconnect Matrix bus core. This hardware architecture is then verified in Altera Quartus II, and the power consumption and scalability of the hardware platform are assessed. At last, the whole system of the wireless sensor node is integrated on Altera DE2-70 FPGA board and its sensing, computation and wireless communication capabilities are verified.","PeriodicalId":138803,"journal":{"name":"2009 IEEE Youth Conference on Information, Computing and Telecommunication","volume":"2009 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Youth Conference on Information, Computing and Telecommunication","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/YCICT.2009.5382416","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
Abstract
Wireless sensor nodes are essential elements in wireless sensor networks. There are two important issues which need to be considered in order to build a sensor node: low power consumption and scalability. This paper proposes and presents a SoC architecture of wireless sensor node based on open source IP blocks such as OpenRISC 1200 microprocessor core and Wishbone Interconnect Matrix bus core. This hardware architecture is then verified in Altera Quartus II, and the power consumption and scalability of the hardware platform are assessed. At last, the whole system of the wireless sensor node is integrated on Altera DE2-70 FPGA board and its sensing, computation and wireless communication capabilities are verified.