A novel 3D TSV transformer technology for digital isolator gate driver applications

Lulu Peng, Rongxiang Wu, Xiangming Fang, Y. Toyoda, Masashi Akahane, M. Yamaji, H. Sumida, J. Sin
{"title":"A novel 3D TSV transformer technology for digital isolator gate driver applications","authors":"Lulu Peng, Rongxiang Wu, Xiangming Fang, Y. Toyoda, Masashi Akahane, M. Yamaji, H. Sumida, J. Sin","doi":"10.1109/ISPSD.2013.6694399","DOIUrl":null,"url":null,"abstract":"In this paper, a novel 3D TSV (Through-Silicon-Via) transformer technology for power system-on-chip applications is proposed and demonstrated experimentally. The transformer used in the power system features a galvanic isolation of > 4 kV and a voltage gain of > -3 dB from 10 MHz to 100 MHz. It can be embedded in the bottom layer of a silicon substrate and sandwiched between system circuitries for ultimate area efficiency and the smallest possible form factor compared with other conventional on-silicon approaches. A digital isolator gate driver built using this transformer technology is achieved, and successful signal transfer is clearly illustrated.","PeriodicalId":175520,"journal":{"name":"2013 25th International Symposium on Power Semiconductor Devices & IC's (ISPSD)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 25th International Symposium on Power Semiconductor Devices & IC's (ISPSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.2013.6694399","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

In this paper, a novel 3D TSV (Through-Silicon-Via) transformer technology for power system-on-chip applications is proposed and demonstrated experimentally. The transformer used in the power system features a galvanic isolation of > 4 kV and a voltage gain of > -3 dB from 10 MHz to 100 MHz. It can be embedded in the bottom layer of a silicon substrate and sandwiched between system circuitries for ultimate area efficiency and the smallest possible form factor compared with other conventional on-silicon approaches. A digital isolator gate driver built using this transformer technology is achieved, and successful signal transfer is clearly illustrated.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新型的三维TSV变压器技术,用于数字隔离栅驱动器
本文提出了一种新型的用于电力片上系统的三维TSV (Through-Silicon-Via)变压器技术,并进行了实验验证。在电力系统中使用的变压器具有> 4 kV的电流隔离和> -3 dB的电压增益,从10 MHz到100 MHz。它可以嵌入在硅衬底的底层,并夹在系统电路之间,与其他传统的硅上方法相比,它具有最大的面积效率和尽可能小的外形因素。利用该变压器技术实现了数字隔离栅驱动器,并成功实现了信号传输。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
JFET pinched bootstrap diode (JPBD) without substrate leakage current integration to 120V BCDMOS process Comparison of theoretical limits between superjunction and field plate structures A segmented gate driver IC for the reduction of IGBT collector current over-shoot at turn-on HB1340 ℄ Advanced 0.13um BCDMOS technology of complimentary LDMOS including fully isolated transistors Injection control technique for high speed switching with a double gate PNM-IGBT
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1