{"title":"Synchronisation of distributed PWM cascaded multilevel inverters with minimal harmonic distortion and common mode voltage","authors":"P. Loh, D. G. Holmes, T. Lipo","doi":"10.1109/PESC.2003.1218292","DOIUrl":null,"url":null,"abstract":"Cascaded multilevel inverters can be implemented using single-phase modular power bridges, each having their own DSP processor and associated control circuitry. This paper presents details of how these bridges should be operated to synchronise their PWM carriers and fundamental references to implement a cascaded inverter with distributed PWM computation. The paper begins by detailing performance degradations that can occur when phase synchronisation and regular sampling errors exist between the multiple carriers and three-phase references. Details describing the master/slave synchronisation and signal protocols, and timing and sampling considerations to achieve optimum harmonic cancellation and reduced common mode voltage, are then presented to achieve overall optimal system performance. The accuracy and proper synchronisation of the cascaded bridges have been confirmed through the close match between simulation and experimental results obtained using a modular cascaded five-level inverter.","PeriodicalId":236199,"journal":{"name":"IEEE 34th Annual Conference on Power Electronics Specialist, 2003. PESC '03.","volume":"131 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 34th Annual Conference on Power Electronics Specialist, 2003. PESC '03.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PESC.2003.1218292","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
Cascaded multilevel inverters can be implemented using single-phase modular power bridges, each having their own DSP processor and associated control circuitry. This paper presents details of how these bridges should be operated to synchronise their PWM carriers and fundamental references to implement a cascaded inverter with distributed PWM computation. The paper begins by detailing performance degradations that can occur when phase synchronisation and regular sampling errors exist between the multiple carriers and three-phase references. Details describing the master/slave synchronisation and signal protocols, and timing and sampling considerations to achieve optimum harmonic cancellation and reduced common mode voltage, are then presented to achieve overall optimal system performance. The accuracy and proper synchronisation of the cascaded bridges have been confirmed through the close match between simulation and experimental results obtained using a modular cascaded five-level inverter.