Design and implementation of IEEE 1149.6

I. Duzevik
{"title":"Design and implementation of IEEE 1149.6","authors":"I. Duzevik","doi":"10.1109/TEST.2003.1270891","DOIUrl":null,"url":null,"abstract":"This paper describes the implementation of 1149.6 to an existing commercial high-speed interface device. The first section explains the circuit design decisions made during the definition phase. The insertion of the test circuitry was carefully implemented to co-exist with the mission mode circuitry. The second section describes the effect of the test circuit on the high-speed mission performance of the device and the trade-offs that those effects imposed. After the implementation phase, the test circuit was simulated, verified, manufactured in silicon and tested. The third part of the paper report the findings after the verification and simulation of the functional performance of the IEEE 1149.6 device. An important consideration for the verification process is to determine the fault coverage of AC-coupled line tests. The specific behavior of the test circuit during detection of various faults directly governs the design of the IEEE 1149.6 TAP (test access port) controller. The end presents a summary and discussion of the results. In addition to the performance of the 1149.6 implementation, a brief comparison between the features and characteristics of the IEEE 1149.4 (mixed signal test bus) and IEEE 1149.6 standard are presented.","PeriodicalId":236182,"journal":{"name":"International Test Conference, 2003. Proceedings. ITC 2003.","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Test Conference, 2003. Proceedings. ITC 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2003.1270891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

This paper describes the implementation of 1149.6 to an existing commercial high-speed interface device. The first section explains the circuit design decisions made during the definition phase. The insertion of the test circuitry was carefully implemented to co-exist with the mission mode circuitry. The second section describes the effect of the test circuit on the high-speed mission performance of the device and the trade-offs that those effects imposed. After the implementation phase, the test circuit was simulated, verified, manufactured in silicon and tested. The third part of the paper report the findings after the verification and simulation of the functional performance of the IEEE 1149.6 device. An important consideration for the verification process is to determine the fault coverage of AC-coupled line tests. The specific behavior of the test circuit during detection of various faults directly governs the design of the IEEE 1149.6 TAP (test access port) controller. The end presents a summary and discussion of the results. In addition to the performance of the 1149.6 implementation, a brief comparison between the features and characteristics of the IEEE 1149.4 (mixed signal test bus) and IEEE 1149.6 standard are presented.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
IEEE 1149.6的设计与实现
本文描述了1149.6在现有商用高速接口器件上的实现。第一部分解释了在定义阶段所做的电路设计决策。测试电路的插入是精心实现的,以与任务模式电路共存。第二部分描述了测试电路对设备高速任务性能的影响以及这些影响所带来的权衡。在实现阶段之后,对测试电路进行了仿真、验证、硅制造和测试。论文的第三部分报告了IEEE 1149.6器件功能性能验证和仿真后的研究结果。验证过程中的一个重要考虑因素是确定交流耦合线路测试的故障覆盖率。测试电路在检测各种故障时的具体行为直接支配着IEEE 1149.6 TAP(测试接入端口)控制器的设计。最后对研究结果进行了总结和讨论。除了1149.6实现的性能外,还简要比较了IEEE 1149.4(混合信号测试总线)和IEEE 1149.6标准的特点和特性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Fault pattern oriented defect diagnosis for memories A built-in self-repair scheme for semiconductor memories with 2-d redundancy Cost-effective approach for reducing soft error failure rate in logic circuits A new maximal diagnosis algorithm for bus-structured systems Test vector generation based on correlation model for ratio-I/sub DDQ/
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1