B. Poobalan, K. Cheong, Ung Boon Hoe, Resch Roland
{"title":"A new concept of self-aligned contact implantation for power devices","authors":"B. Poobalan, K. Cheong, Ung Boon Hoe, Resch Roland","doi":"10.1109/IEMT.2008.5507880","DOIUrl":null,"url":null,"abstract":"This paper discusses a new concept for the self-aligned contact implantation for Infineon power transistors. Instead of utilizing side wall spacers, which are formed by Tetraethylorthosilicate (TEOS) deposition followed by an anisotropic TEOS etch, the contact implantation is facilitated after the contact hole-etch process. By applying this concept, a number of process steps can be removed, which as a consequence greatly reduces the frontend production cost of a wafer. Additionally, defect density baseline as well as cycle time of the wafer is significantly reduced. Several design of experiments were performed in order to achieve the same electrical performance as compared to the original concept. Special consideration has been given on the analysis of the transistor parameters, such as `on resistance', `threshold voltage' and `transconductance'. The results are presented and discussed clearly showing the potential of the new concept.","PeriodicalId":151085,"journal":{"name":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2008.5507880","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper discusses a new concept for the self-aligned contact implantation for Infineon power transistors. Instead of utilizing side wall spacers, which are formed by Tetraethylorthosilicate (TEOS) deposition followed by an anisotropic TEOS etch, the contact implantation is facilitated after the contact hole-etch process. By applying this concept, a number of process steps can be removed, which as a consequence greatly reduces the frontend production cost of a wafer. Additionally, defect density baseline as well as cycle time of the wafer is significantly reduced. Several design of experiments were performed in order to achieve the same electrical performance as compared to the original concept. Special consideration has been given on the analysis of the transistor parameters, such as `on resistance', `threshold voltage' and `transconductance'. The results are presented and discussed clearly showing the potential of the new concept.