{"title":"Hardware Acceleration of FIR Filter Implementation on ZYNQ SoC","authors":"G. Tatar, S. Bayar, I. Çiçek","doi":"10.1109/AICT55583.2022.10013522","DOIUrl":null,"url":null,"abstract":"Finite impulse response (FIR) filters are widely used in electronic design applications such as digital signal processing, image processing and digital communications. The demand for high performance is increasing particularly in modern real-time signal processing applications. Due to the trade-offs between the performance requirements and design constraints, it is required to develop new design approaches that not only improve the computational efficiency, but also support processors with application-specific hardware accelerators. In this study, design of a low-pass FIR filter operating at 10 MSps sampling rate with 2Mhz cutoff frequency and -40dB/decade attenuation rate is considered as a sample problem, and its performance and cost have been comparatively examined on various hardware platforms. We tested the performance of the designed filter by implementing it on a plain ARM-based processor, FPGA+ARM based System-on-Chip, and an Intel i7-based processor. As a result of the study, we observed that while the filter design implemented on the FPGA+ARM-based SoC works 8.86 times faster than the implemented on a solo ARM-based processor, 1.98 times slower than the implementation on the Intel i7-based processor. In addition, we have determined that the FIR filter design implemented on the FPGA+ARM based SoC exhibits the highest efficiency from the price/performance perspective.","PeriodicalId":441475,"journal":{"name":"2022 IEEE 16th International Conference on Application of Information and Communication Technologies (AICT)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 16th International Conference on Application of Information and Communication Technologies (AICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AICT55583.2022.10013522","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Finite impulse response (FIR) filters are widely used in electronic design applications such as digital signal processing, image processing and digital communications. The demand for high performance is increasing particularly in modern real-time signal processing applications. Due to the trade-offs between the performance requirements and design constraints, it is required to develop new design approaches that not only improve the computational efficiency, but also support processors with application-specific hardware accelerators. In this study, design of a low-pass FIR filter operating at 10 MSps sampling rate with 2Mhz cutoff frequency and -40dB/decade attenuation rate is considered as a sample problem, and its performance and cost have been comparatively examined on various hardware platforms. We tested the performance of the designed filter by implementing it on a plain ARM-based processor, FPGA+ARM based System-on-Chip, and an Intel i7-based processor. As a result of the study, we observed that while the filter design implemented on the FPGA+ARM-based SoC works 8.86 times faster than the implemented on a solo ARM-based processor, 1.98 times slower than the implementation on the Intel i7-based processor. In addition, we have determined that the FIR filter design implemented on the FPGA+ARM based SoC exhibits the highest efficiency from the price/performance perspective.