A fast and highly accurate path delay emulation framework for logic-emulation of timing speculation

Shuou Nomura, K. Sankaralingam, Ranganathan Sankaralingam
{"title":"A fast and highly accurate path delay emulation framework for logic-emulation of timing speculation","authors":"Shuou Nomura, K. Sankaralingam, Ranganathan Sankaralingam","doi":"10.1109/TEST.2010.5699267","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel path-delay fault emulation technique called Replay. We specifically show it allows FPGA emulation of digital ICs that adopt timing-speculation techniques. For each flip-flop, Replay builds a timing-error predictor based on timing-speculation's aggressive clock period. We use a heuristic which replicates the combination logic and uses path delays to determine which paths will be excited based on the aggressive clock period. The timing-error prediction accuracy is more than 99% for a set of real workloads on the OpenRISC processor and the FPGA emulation speed shows practically no slowdown. We also demonstrate that Replay can evaluate the impact of voltage-drop timing-faults. This fast and accurate timing-error prediction enables practical emulation of timing-speculation and quantitative analysis early in the design-cycle.","PeriodicalId":265156,"journal":{"name":"2010 IEEE International Test Conference","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2010.5699267","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper proposes a novel path-delay fault emulation technique called Replay. We specifically show it allows FPGA emulation of digital ICs that adopt timing-speculation techniques. For each flip-flop, Replay builds a timing-error predictor based on timing-speculation's aggressive clock period. We use a heuristic which replicates the combination logic and uses path delays to determine which paths will be excited based on the aggressive clock period. The timing-error prediction accuracy is more than 99% for a set of real workloads on the OpenRISC processor and the FPGA emulation speed shows practically no slowdown. We also demonstrate that Replay can evaluate the impact of voltage-drop timing-faults. This fast and accurate timing-error prediction enables practical emulation of timing-speculation and quantitative analysis early in the design-cycle.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种用于时序推测逻辑仿真的快速高精度路径延迟仿真框架
本文提出了一种新的路径延迟故障仿真技术——重放技术。我们特别展示了它允许采用时序推测技术的数字ic的FPGA仿真。对于每个触发器,Replay基于时间推测的激进时钟周期构建一个时间误差预测器。我们使用了一种复制组合逻辑的启发式方法,并使用路径延迟来确定哪些路径将根据主动时钟周期被激发。对于OpenRISC处理器上的一组实际工作负载,时间误差预测精度超过99%,FPGA仿真速度几乎没有减慢。我们还证明了Replay可以评估电压降定时故障的影响。这种快速准确的时间误差预测使得在设计周期的早期进行时间推测和定量分析的实际模拟成为可能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Increasing PRPG-based compression by delayed justification Towards effective and compression-friendly test of memory interface logic Systematic defect identification through layout snippet clustering Optimization of burn-in test for many-core processors through adaptive spatiotemporal power migration Board-level fault diagnosis using an error-flow dictionary
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1