{"title":"CMOS Charge-transfer Preamplifier For Offset-fluctuation In Low-power, High-accuracy Comparators","authors":"Kotani, Shibata, Ohmi","doi":"10.1109/VLSIC.1997.623782","DOIUrl":null,"url":null,"abstract":"We have developed a low-power and high-accuracy comparator composed of a dynamic latch and a CMOS charge transfer preamplifier (CT preamp). The CT preamp amplifies the input signal with no dc power dissipation and the operation is almost insensitive to the device parameter fluctuations in the preamp. The fluctuation in the offset voltage of a dynamic latch is reduced by a factor of the preamp gain. The circuit operation has been verified by measurements on test circuits fabricated by 0.6 pm CMOS process. Introduction Low power operation of analog-to-digital converters (ADC) is becoming increasingly important in portable applications. For this purpose, we have proposed a low- power two-step ADC circuitry which consists of a capacitive dividing reference voltage generator and dynamic latch comparators (l). It operates in a purely dynamic mode, resulting in very low power consumption. However, a dynamic latch has large fluctuation in the offset voltage (several tens mV) due to the threshold-voltage mismatch of pair transistors in the difference amplifier circuit. Therefore, the new ADC architecture is not applicable to video signal application which requires 8-10 bit resolution (2-8 mV accuracy for comparators). In order to solve the problem of large offset-voltage fluctuation in a dynamic latch circuitry, we have introduced a CMOS charge-transfer preamplifier (CT preamp) in front of a dynamic latch. The CT preamp is insensitive to the device parameter fluctuations and amplifies the input signal with no dc power dissipation, resulting in realization of a high- accuracy and low-power comparator. In this paper, we present a circuit operation of the CMOS CT preamp and the effectiveness of the circuit is demonstrated by the HSPICE simulation results and the measurement results of fabricated test circuits. CMOS Charge Transfer Preamplifier Fig. 1 shows the circuit diagram and the operation of the CMOS CT preamp. Capacitance(CT)-loaded nMOS and PMOS share the common drain electrode and the common gate electrode. The common drain forms the output of the CT preamp which is fed to the dynamic latch circuit. The gate electrode is capacitively coupled to VIN or VREF (comparator inputs). The capacitance CO corresponds to the input capacitance of the dynamic latch. The circuit operates in three cycles. In the first cycle, the two capacitors (CT) are discharged by shorting the electrodes. In the second cycle, the two capacitors (CT) are charged through the source follower action of PMOS and nMOS transistors whose gate electrodes are biased to VPR. The charging automatically stops when the gate-source voltages of the PMOS and the nMOS reach the threshold voltages, VTP and VTN, respectively. As a result, the two capacitors are precharged to VpR-VTp and VPR- VTN. Then, in the third cycle, the common drain is made floating and the comparator input is switched from VIN to VWF. The charge redistribution occurs between CO and CT through the source follower action of either the nMOS or VPH ? 9 rl C","PeriodicalId":175678,"journal":{"name":"Symposium 1997 on VLSI Circuits","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1997 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1997.623782","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
We have developed a low-power and high-accuracy comparator composed of a dynamic latch and a CMOS charge transfer preamplifier (CT preamp). The CT preamp amplifies the input signal with no dc power dissipation and the operation is almost insensitive to the device parameter fluctuations in the preamp. The fluctuation in the offset voltage of a dynamic latch is reduced by a factor of the preamp gain. The circuit operation has been verified by measurements on test circuits fabricated by 0.6 pm CMOS process. Introduction Low power operation of analog-to-digital converters (ADC) is becoming increasingly important in portable applications. For this purpose, we have proposed a low- power two-step ADC circuitry which consists of a capacitive dividing reference voltage generator and dynamic latch comparators (l). It operates in a purely dynamic mode, resulting in very low power consumption. However, a dynamic latch has large fluctuation in the offset voltage (several tens mV) due to the threshold-voltage mismatch of pair transistors in the difference amplifier circuit. Therefore, the new ADC architecture is not applicable to video signal application which requires 8-10 bit resolution (2-8 mV accuracy for comparators). In order to solve the problem of large offset-voltage fluctuation in a dynamic latch circuitry, we have introduced a CMOS charge-transfer preamplifier (CT preamp) in front of a dynamic latch. The CT preamp is insensitive to the device parameter fluctuations and amplifies the input signal with no dc power dissipation, resulting in realization of a high- accuracy and low-power comparator. In this paper, we present a circuit operation of the CMOS CT preamp and the effectiveness of the circuit is demonstrated by the HSPICE simulation results and the measurement results of fabricated test circuits. CMOS Charge Transfer Preamplifier Fig. 1 shows the circuit diagram and the operation of the CMOS CT preamp. Capacitance(CT)-loaded nMOS and PMOS share the common drain electrode and the common gate electrode. The common drain forms the output of the CT preamp which is fed to the dynamic latch circuit. The gate electrode is capacitively coupled to VIN or VREF (comparator inputs). The capacitance CO corresponds to the input capacitance of the dynamic latch. The circuit operates in three cycles. In the first cycle, the two capacitors (CT) are discharged by shorting the electrodes. In the second cycle, the two capacitors (CT) are charged through the source follower action of PMOS and nMOS transistors whose gate electrodes are biased to VPR. The charging automatically stops when the gate-source voltages of the PMOS and the nMOS reach the threshold voltages, VTP and VTN, respectively. As a result, the two capacitors are precharged to VpR-VTp and VPR- VTN. Then, in the third cycle, the common drain is made floating and the comparator input is switched from VIN to VWF. The charge redistribution occurs between CO and CT through the source follower action of either the nMOS or VPH ? 9 rl C
我们开发了一种由动态锁存器和CMOS电荷转移前置放大器(CT前置放大器)组成的低功耗高精度比较器。CT前置放大器在没有直流功耗的情况下放大输入信号,并且对前置放大器中器件参数的波动几乎不敏感。动态锁存器的失调电压波动被前置放大器增益的一个因数所减小。通过对0.6 pm CMOS工艺制作的测试电路的测量,验证了电路的运行。模数转换器(ADC)的低功耗工作在便携式应用中变得越来越重要。为此,我们提出了一种低功耗两步ADC电路,该电路由电容分频参考电压发生器和动态锁存器比较器(l)组成。它以纯动态模式工作,因此功耗非常低。然而,由于差分放大电路中对晶体管的阈值电压失配,动态锁存器的失调电压波动较大(几十mV)。因此,新的ADC架构不适用于需要8-10位分辨率(比较器精度为2-8 mV)的视频信号应用。为了解决动态锁存电路中偏置电压波动大的问题,我们在动态锁存电路前引入了CMOS电荷转移前置放大器(CT前置放大器)。CT前置放大器对器件参数波动不敏感,在无直流功耗的情况下放大输入信号,实现了高精度、低功耗的比较器。本文给出了一种CMOS CT前置放大器的工作电路,并通过HSPICE仿真结果和自制测试电路的测量结果验证了该电路的有效性。CMOS电荷转移前置放大器图1显示了CMOS CT前置放大器的电路图和工作原理。电容(CT)负载的nMOS和PMOS共用漏极和栅极。共漏形成CT前置放大器的输出,该输出被馈送到动态锁存电路。栅极电容耦合到VIN或VREF(比较器输入)。电容CO对应于动态锁存器的输入电容。电路以三个周期运行。在第一个循环中,两个电容器(CT)通过短路电极放电。在第二个周期中,两个电容器(CT)通过PMOS和nMOS晶体管的源跟随器作用充电,其栅极偏置于VPR。当PMOS和nMOS的栅源电压分别达到阈值电压VTP和VTN时,充电自动停止。因此,两个电容器被预充为VPR- vtp和VPR- VTN。然后,在第三个周期中,使公共漏极浮动,比较器输入从VIN切换到VWF。通过nMOS或VPH的源跟随作用,CO和CT之间发生电荷再分配。9 l C