A Reliable Architecture for the Advanced Encryption Standard

G. D. Natale, M. Doulcier, M. Flottes, B. Rouzeyre
{"title":"A Reliable Architecture for the Advanced Encryption Standard","authors":"G. D. Natale, M. Doulcier, M. Flottes, B. Rouzeyre","doi":"10.1109/ETS.2008.26","DOIUrl":null,"url":null,"abstract":"In this paper we propose an on-line self-test architecture for hardware implementations of advanced encryption standard (AES). The solution assumes a parallel architecture and exploits the inherent spatial replications of this implementation. We show that our solution is very effective for on-line fault detection while keeping the area overhead very low. Moreover, it does not weak the device with respect to side-channel attacks based on power analysis.","PeriodicalId":334529,"journal":{"name":"2008 13th European Test Symposium","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 13th European Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETS.2008.26","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper we propose an on-line self-test architecture for hardware implementations of advanced encryption standard (AES). The solution assumes a parallel architecture and exploits the inherent spatial replications of this implementation. We show that our solution is very effective for on-line fault detection while keeping the area overhead very low. Moreover, it does not weak the device with respect to side-channel attacks based on power analysis.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高级加密标准的可靠体系结构
本文提出了一种用于高级加密标准(AES)硬件实现的在线自检体系结构。该解决方案采用并行架构,并利用该实现的固有空间复制。我们的解决方案在保持很小的面积开销的同时,对在线故障检测非常有效。此外,它不会削弱基于功率分析的侧信道攻击的设备。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Capture-Safe Test Generation Scheme for At-Speed Scan Testing The Role of Test in Circuits Built with Unreliable Components Bandwidth Analysis for Reusing Functional Interconnect as Test Access Mechanism Risks for Signal Integrity in System in Package and Possible Remedies Jitter Decomposition in High-Speed Communication Systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1