Does PMOS Vth shift wholly capture the degradation of CMOS inverter circuit under DC NBTI?

A. Chenouf, B. Djezzar, A. Benabedelmoumene, H. Tahi
{"title":"Does PMOS Vth shift wholly capture the degradation of CMOS inverter circuit under DC NBTI?","authors":"A. Chenouf, B. Djezzar, A. Benabedelmoumene, H. Tahi","doi":"10.1109/IIRW.2012.6468953","DOIUrl":null,"url":null,"abstract":"In this paper, an experimental investigation of negative bias temperature instability (NBTI) impact on CMOS inverter circuit is presented. The study focuses on the contribution of NBTI induced PMOS Vth shift on the degradation of the circuit DC features. This investigation was conducted in order to understand the origin of performance shifts due to NBTI at the circuit level and to properly predict the lifetime of the inverter circuit. The experimental setup was based on a measure/stress/measure procedure, where a series of negative gate voltages at different temperatures were applied via an automated test bench to the circuit under test. The results we obtained show, on one side, the CMOS inverter voltage transfer curve (VTC) shifts under NBTI stress to the left side, as predicted by the theory. This shift implies a shift of the critical logic voltages of the inverter. On the other side, the analysis of the logic threshold shift with respect to the inverter's PMOS threshold voltage shift shows clearly, and contrary to predicted by theory, that PMOS threshold voltage (Vth) shift does not wholly capture the degradation of the CMOS inverter logic threshold shift. In fact, this later is found to be affected by both PMOS and NMOS Vth shifts. Therefore, it cannot be unconditionally assumed that the effect of NBTI on CMOS circuits could be exclusively predicted by only shifting the PMOS Vth.","PeriodicalId":165120,"journal":{"name":"2012 IEEE International Integrated Reliability Workshop Final Report","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2012.6468953","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper, an experimental investigation of negative bias temperature instability (NBTI) impact on CMOS inverter circuit is presented. The study focuses on the contribution of NBTI induced PMOS Vth shift on the degradation of the circuit DC features. This investigation was conducted in order to understand the origin of performance shifts due to NBTI at the circuit level and to properly predict the lifetime of the inverter circuit. The experimental setup was based on a measure/stress/measure procedure, where a series of negative gate voltages at different temperatures were applied via an automated test bench to the circuit under test. The results we obtained show, on one side, the CMOS inverter voltage transfer curve (VTC) shifts under NBTI stress to the left side, as predicted by the theory. This shift implies a shift of the critical logic voltages of the inverter. On the other side, the analysis of the logic threshold shift with respect to the inverter's PMOS threshold voltage shift shows clearly, and contrary to predicted by theory, that PMOS threshold voltage (Vth) shift does not wholly capture the degradation of the CMOS inverter logic threshold shift. In fact, this later is found to be affected by both PMOS and NMOS Vth shifts. Therefore, it cannot be unconditionally assumed that the effect of NBTI on CMOS circuits could be exclusively predicted by only shifting the PMOS Vth.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
PMOS五阶位移是否完全反映了直流NBTI作用下CMOS逆变电路的退化?
本文对负偏置温度不稳定性对CMOS逆变电路的影响进行了实验研究。重点研究了NBTI诱导PMOS的Vth位移对电路直流特性退化的影响。这项调查是为了了解由于NBTI在电路水平的性能变化的起源,并正确预测逆变器电路的寿命。实验设置基于测量/应力/测量程序,其中在不同温度下的一系列负栅极电压通过自动测试台架施加到被测电路。结果表明,在NBTI应力作用下,CMOS逆变器电压传递曲线(VTC)向左侧偏移,与理论预测一致;这种移位意味着逆变器的关键逻辑电压的移位。另一方面,相对于逆变器的PMOS阈值电压移位的逻辑阈值移位的分析清楚地表明,与理论预测相反,PMOS阈值电压(Vth)移位并不能完全捕获CMOS逆变器逻辑阈值移位的退化。事实上,后来发现这受到PMOS和NMOS Vth变化的影响。因此,不能无条件地假设NBTI对CMOS电路的影响只能通过移动PMOS的Vth来预测。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effects of Ag content on electromigration of Sn-Ag solder bumps in C4 package On the impact of the layout of MOSFET test-structures on NBTI-, PBTI- and HCS-lifetime due to PID The application of a modified Blech product to aluminum-based metallization for increased current density A generalized time-series data format for efficient exchange, archiving, and analysis of reliability data On the correlation between NBTI, SILC, and flicker noise
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1