{"title":"A 32/spl times/32 self-timed multiplier with early completion","authors":"Do-Wan Kim, D. Jeong","doi":"10.1109/APASIC.1999.824093","DOIUrl":null,"url":null,"abstract":"We designed a 32/spl times/32 self-timed multiplier with DCVSL. The multiplier supports both signed and unsigned integer multiplication, and adopts an early completion scheme for fast operation. We proposed a new 4-phase handshake circuit that fits well with DCVSL. We implement the proposed multiplier with 0.6 /spl mu/m CMOS technology, and simulate the circuit with HSPICE. The latency of the multiplier is between 11.7 ns and 98.7 ns. The size of the core multiplier is about 1.8 mm/spl times/1.4 mm.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824093","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
We designed a 32/spl times/32 self-timed multiplier with DCVSL. The multiplier supports both signed and unsigned integer multiplication, and adopts an early completion scheme for fast operation. We proposed a new 4-phase handshake circuit that fits well with DCVSL. We implement the proposed multiplier with 0.6 /spl mu/m CMOS technology, and simulate the circuit with HSPICE. The latency of the multiplier is between 11.7 ns and 98.7 ns. The size of the core multiplier is about 1.8 mm/spl times/1.4 mm.