Design of a Miller Amplifier using gm/ID based on A First-order Building Block Approximation

V. H. A. Palma, F. Sandoval-Ibarra
{"title":"Design of a Miller Amplifier using gm/ID based on A First-order Building Block Approximation","authors":"V. H. A. Palma, F. Sandoval-Ibarra","doi":"10.1109/ATEE58038.2023.10108237","DOIUrl":null,"url":null,"abstract":"In this paper the gm/ID methodology for designing analog CMOS circuits is used. As a case of study the single-ended Miller OTA design is widely discussed and analized. In order to show the advantage of gm/ID it is demonstrated that the first order building block approximation allows to understand not only how to correctly do the sizing of each transistor, but also the physical meaning of each small-signal design model. This design flow is carried out by using design rules of a 130 nm CMOS technology, where Cadence is used for performing simulations at transistor level, obtaining results that confirm the usefullnes of the design models and the basics’ veracity.","PeriodicalId":398894,"journal":{"name":"2023 13th International Symposium on Advanced Topics in Electrical Engineering (ATEE)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 13th International Symposium on Advanced Topics in Electrical Engineering (ATEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATEE58038.2023.10108237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper the gm/ID methodology for designing analog CMOS circuits is used. As a case of study the single-ended Miller OTA design is widely discussed and analized. In order to show the advantage of gm/ID it is demonstrated that the first order building block approximation allows to understand not only how to correctly do the sizing of each transistor, but also the physical meaning of each small-signal design model. This design flow is carried out by using design rules of a 130 nm CMOS technology, where Cadence is used for performing simulations at transistor level, obtaining results that confirm the usefullnes of the design models and the basics’ veracity.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于一阶积木近似的gm/ID米勒放大器设计
本文采用gm/ID方法设计模拟CMOS电路。单端Miller OTA设计作为一个研究案例得到了广泛的讨论和分析。为了显示gm/ID的优势,证明了一阶构建块近似不仅可以理解如何正确地做每个晶体管的尺寸,而且还可以理解每个小信号设计模型的物理意义。该设计流程是通过使用130纳米CMOS技术的设计规则来执行的,其中使用Cadence在晶体管级别进行模拟,获得的结果证实了设计模型的实用性和基础的准确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of Secure Remote Connection for the Electronics Laboratory Based on Red Pitaya Board Numerical Simulation and Experimental Validation of a Magnetic Gearbox Amplifier Analyzing the Torque Transfer between Two In-Wheel Motors of an Electric Vehicle Drop impact experiments on cylindrical pillars A Study on Cognitive and Emotional Processes Carried Out through EEG Wave Processing
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1