An 11 bit SAR ADC combining a split capacitor array with a resistive ladder and a configurable noise time domain comparator

Martin Wiessflecker, G. Hofer, G. Holweg, W. Pribyl
{"title":"An 11 bit SAR ADC combining a split capacitor array with a resistive ladder and a configurable noise time domain comparator","authors":"Martin Wiessflecker, G. Hofer, G. Holweg, W. Pribyl","doi":"10.1109/MWSCAS.2012.6291967","DOIUrl":null,"url":null,"abstract":"This paper presents a successive approximation analog to digital converter with a configurable resolution of 8 or 11 bit. The resolutions are achieved by combining an 8 bit split capacitor array with a 3 bit resistive ladder allowing for a simpler layout and good power efficiency. Configurable buffers are included and enable a wide range of operation frequencies. Sample rates between 300S/s and 80kS/s were tested where at the lower frequency a total current consumption of just 8.4nA was measured. A configurable time domain comparator is employed to adapt the noise requirement to the desired resolution. The circuit is developed in a 130nm CMOS technology and occupies an active area of 0.0664mm2.","PeriodicalId":324891,"journal":{"name":"2012 IEEE 55th International Midwest Symposium on Circuits and Systems (MWSCAS)","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 55th International Midwest Symposium on Circuits and Systems (MWSCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2012.6291967","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This paper presents a successive approximation analog to digital converter with a configurable resolution of 8 or 11 bit. The resolutions are achieved by combining an 8 bit split capacitor array with a 3 bit resistive ladder allowing for a simpler layout and good power efficiency. Configurable buffers are included and enable a wide range of operation frequencies. Sample rates between 300S/s and 80kS/s were tested where at the lower frequency a total current consumption of just 8.4nA was measured. A configurable time domain comparator is employed to adapt the noise requirement to the desired resolution. The circuit is developed in a 130nm CMOS technology and occupies an active area of 0.0664mm2.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个11位SAR ADC,结合了带电阻阶梯的分裂电容阵列和可配置的噪声时域比较器
本文提出了一种可配置分辨率为8位或11位的逐次近似模数转换器。该分辨率是通过将8位分裂电容器阵列与3位电阻梯相结合来实现的,允许更简单的布局和良好的功率效率。包括可配置的缓冲器,并启用宽范围的操作频率。在300S/s和80kS/s之间的采样率进行了测试,在较低的频率下,测量到的总电流消耗仅为8.4nA。采用可配置的时域比较器使噪声要求适应所需的分辨率。该电路采用130nm CMOS技术开发,占据0.0664mm2的有源面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Fully digital 1-D, 2-D and 3-D multiscroll chaos as hardware pseudo random number generators Low power, high PVT variation tolerant central pattern generator design for a bio-hybrid micro robot Gain-enhancement differential amplifier using positive feedback CNTFET SRAM cell with tolerance to removed metallic CNTs The orthogonal projection matrices on the eigenspaces of the DFT-IV matrix
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1