Optimization of reliability of copper-low-k flip chip package with variable interconnect compliance

J. Ong, A. Tay, X. Zhang, V. Kripesh, Y. K. Lim, J.B. Tan, D. Sohn
{"title":"Optimization of reliability of copper-low-k flip chip package with variable interconnect compliance","authors":"J. Ong, A. Tay, X. Zhang, V. Kripesh, Y. K. Lim, J.B. Tan, D. Sohn","doi":"10.1109/ECTC.2008.4550103","DOIUrl":null,"url":null,"abstract":"The trend toward finer pitch and higher performance integrated circuits (ICs) devices has driven the semiconductor industry to incorporate copper and low-k dielectric materials. However, the low-k materials have lower modulus and poorer adhesion compared to the common dielectric materials. Thus, thermo-mechanical failure is one of the major bottlenecks for development of fine-pitch, large-die Cu/low-k flip chip packages. In this paper, 3D finite element analyses were performed to investigate the reliability of 65 nm, 21times21 mm 9metal Cu/ low-k, chips with 150 mum interconnect pitch in a FCBGA package with a 750 mum die thickness and 1.0 mm substrate thickness. Three parametric cases involving different geometries of solder joints were analyze: (A) All 20 rows with spherical solder joints, (B) 10 hourglass joints followed by 10 spherical joints, and (C) 10 spherical joints followed by 10 hourglass joints. The spherical joints are stiffer than the hourglass joints. It was found that Case C gave the lowest inelastic energy dissipation (DeltaW) for the critical solder joint implying that Case C will have the longest fatigue life. It was also found that Case C gave the lowest maximum stress in the low-k material and it was further shown that reliability will be enhanced with decrease in die thickness and substrate thickness.","PeriodicalId":378788,"journal":{"name":"2008 58th Electronic Components and Technology Conference","volume":"69 9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 58th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2008.4550103","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The trend toward finer pitch and higher performance integrated circuits (ICs) devices has driven the semiconductor industry to incorporate copper and low-k dielectric materials. However, the low-k materials have lower modulus and poorer adhesion compared to the common dielectric materials. Thus, thermo-mechanical failure is one of the major bottlenecks for development of fine-pitch, large-die Cu/low-k flip chip packages. In this paper, 3D finite element analyses were performed to investigate the reliability of 65 nm, 21times21 mm 9metal Cu/ low-k, chips with 150 mum interconnect pitch in a FCBGA package with a 750 mum die thickness and 1.0 mm substrate thickness. Three parametric cases involving different geometries of solder joints were analyze: (A) All 20 rows with spherical solder joints, (B) 10 hourglass joints followed by 10 spherical joints, and (C) 10 spherical joints followed by 10 hourglass joints. The spherical joints are stiffer than the hourglass joints. It was found that Case C gave the lowest inelastic energy dissipation (DeltaW) for the critical solder joint implying that Case C will have the longest fatigue life. It was also found that Case C gave the lowest maximum stress in the low-k material and it was further shown that reliability will be enhanced with decrease in die thickness and substrate thickness.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
可变互连遵从性的低k铜倒装芯片封装可靠性优化
更细间距和更高性能集成电路(ic)器件的趋势推动了半导体工业采用铜和低k介电材料。然而,与普通介电材料相比,低k材料具有较低的模量和较差的粘附性。因此,热机械故障是开发细间距、大芯片Cu/低k倒装芯片封装的主要瓶颈之一。本文采用三维有限元分析的方法,研究了在750 mm晶片厚度和1.0 mm衬底厚度的FCBGA封装中,采用150 mm互连间距的65 nm、21次21 mm金属Cu/ low-k芯片的可靠性。分析了3种不同几何形状焊点的参数化情况:(A) 20排均为球形焊点,(B) 10排为沙漏形焊点后10排为球形焊点,(C) 10排为球形焊点后10排为沙漏形焊点。球形接头比沙漏接头刚度大。结果表明,C种情况下临界焊点的非弹性能量耗散(DeltaW)最低,表明C种情况下具有最长的疲劳寿命。在低k材料中,Case C给出的最大应力最小,并且进一步表明,随着模具厚度和衬底厚度的减小,可靠性将得到增强。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effects of warpage on fatigue reliability of solder bumps: Experimental and analytical studies Novel nonconductive adhesives/films with carbon nanotubes for high performance interconnects Methodology for modeling substrate warpage using copper trace pattern implementation Robust design of third level packaging in portable electronics: Solder joint reliability under dynamic mechanical loading Synthesizing SPICE-compatible models of power delivery networks with resonance effect by time-domain waveforms
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1