{"title":"A low-cost 110 dB CMOS IF/limiter amplifier with offset cancellation","authors":"D.Y. Gouda, M. Atef, A. El-Sabban, M. El-Saba","doi":"10.1109/ICM.2003.238560","DOIUrl":null,"url":null,"abstract":"In this paper we present the design and implementation procedures of a CMOS integrated intermediate frequency (IF) limiting amplifier, which is characterized by its high sensitivity (10 /spl mu/V), high gain (110 dB at 10.7 MHz), low cost, and low output offset voltage (/spl sim/2 /spl mu/V). The amplifier is designed for high sensitivity hearing aids, but can be also utilized in various mobile FM/FSK transceivers. The IF/limiting amplifier consist of 8 direct-coupled differential stages and a limiter stage. A negative feedback network with smart mixing circuit is provided for gain control and automatic offset cancellation. Direct coupling of intermediate stages eliminated the need to integrate so many coupling capacitors, which consume large die area. The amplifier is integrated using 0.8 /spl mu/m standard CMOS technology and occupies a die area of 0.2 mm/sup 2/. The IF/limiter amplifier limits its output to 10 mV at 50 /spl Omega/ load, while consuming no more than 22 mW from a 3.3 V supply.","PeriodicalId":180690,"journal":{"name":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2003.238560","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper we present the design and implementation procedures of a CMOS integrated intermediate frequency (IF) limiting amplifier, which is characterized by its high sensitivity (10 /spl mu/V), high gain (110 dB at 10.7 MHz), low cost, and low output offset voltage (/spl sim/2 /spl mu/V). The amplifier is designed for high sensitivity hearing aids, but can be also utilized in various mobile FM/FSK transceivers. The IF/limiting amplifier consist of 8 direct-coupled differential stages and a limiter stage. A negative feedback network with smart mixing circuit is provided for gain control and automatic offset cancellation. Direct coupling of intermediate stages eliminated the need to integrate so many coupling capacitors, which consume large die area. The amplifier is integrated using 0.8 /spl mu/m standard CMOS technology and occupies a die area of 0.2 mm/sup 2/. The IF/limiter amplifier limits its output to 10 mV at 50 /spl Omega/ load, while consuming no more than 22 mW from a 3.3 V supply.