Analysis of FXP adders and multipliers for speed- and area-efficient LNS arithmetic unit

R. C. Ismail, Siti Zarina Md Naziri, S. Murad, J. N. Coleman
{"title":"Analysis of FXP adders and multipliers for speed- and area-efficient LNS arithmetic unit","authors":"R. C. Ismail, Siti Zarina Md Naziri, S. Murad, J. N. Coleman","doi":"10.1109/ICED.2014.7015806","DOIUrl":null,"url":null,"abstract":"This paper portrays the selection of hardware unit architectures to be implemented in the new LNS based on a 32bit system. The implementations of the LNS multiply and divide only require a FXP adder, while the LNS addition and subtraction function comprised of several memories, FXP adders and multipliers together with other supporting logics. Thus, in choosing the best FXP adders and multipliers, each of the arithmetic is functionally verified and synthesised using Synopsys Design Compiler in Faraday 0.18 μm CMOS technology based on a 32-bit system. Two types of performance measurement, which are the worst-case delay and the silicon area, are chosen as the evaluation arguments. From conducted analytical studies, the CLA/CSLA adder and Booth recoded with Wallace tree multiplier were the best FXP adder and multiplier blocks to be applied in the system since they were the fastest designs. Using these blocks, the synthesis of the LNS system produced an approximately 7.10 ns of critical delay for addition and subtraction, and solely 1.16 ns for multiplication and division. The total area for a complete LNS architecture was 599,871 μm2, in which 65% the size of previously designed LNS architecture of ELM.","PeriodicalId":143806,"journal":{"name":"2014 2nd International Conference on Electronic Design (ICED)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 2nd International Conference on Electronic Design (ICED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICED.2014.7015806","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper portrays the selection of hardware unit architectures to be implemented in the new LNS based on a 32bit system. The implementations of the LNS multiply and divide only require a FXP adder, while the LNS addition and subtraction function comprised of several memories, FXP adders and multipliers together with other supporting logics. Thus, in choosing the best FXP adders and multipliers, each of the arithmetic is functionally verified and synthesised using Synopsys Design Compiler in Faraday 0.18 μm CMOS technology based on a 32-bit system. Two types of performance measurement, which are the worst-case delay and the silicon area, are chosen as the evaluation arguments. From conducted analytical studies, the CLA/CSLA adder and Booth recoded with Wallace tree multiplier were the best FXP adder and multiplier blocks to be applied in the system since they were the fastest designs. Using these blocks, the synthesis of the LNS system produced an approximately 7.10 ns of critical delay for addition and subtraction, and solely 1.16 ns for multiplication and division. The total area for a complete LNS architecture was 599,871 μm2, in which 65% the size of previously designed LNS architecture of ELM.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
速度和面积效率高的LNS算法单元的FXP加法器和乘法器分析
本文描述了在基于32位系统的新型LNS中实现的硬件单元体系结构的选择。LNS的乘法和除法功能的实现只需要一个FXP加法器,而LNS的加法和减法功能则由多个存储器、FXP加法器和其他支持逻辑组成。因此,在选择最佳的FXP加法器和乘法器时,每个算法都使用基于32位系统的Faraday 0.18 μm CMOS技术的Synopsys Design Compiler进行功能验证和合成。选择最坏情况延迟和硅面积两种性能度量作为评价参数。从进行的分析研究来看,CLA/CSLA加法器和Booth重新编码的Wallace树乘法器是系统中应用的最佳FXP加法器和乘法器块,因为它们是最快的设计。使用这些块,LNS系统的合成对加法和减法产生大约7.10 ns的临界延迟,对乘法和除法产生大约1.16 ns的临界延迟。完整的LNS架构总面积为599,871 μm2,是ELM之前设计的LNS架构面积的65%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A new trimming approach for shunt resistors used in metering applications Taxanomy and overview on cooperative MAC for vehicular ad hoc networks Electrical characterization of USB2 multiplexers/BC1.2 power switches/charging modules for accurate channel simulation Experimental studies of the correlation between fingers bending angle with voltage outputted from GloveMAP Comparison on TiO2 and TaO2 based bipolar resistive switching devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1