{"title":"High speed device characterization enabler: The Envelope Load-Pull system","authors":"M. Hashmi, P. Tasker, F. Ghannouchi","doi":"10.1109/APMC.2012.6421752","DOIUrl":null,"url":null,"abstract":"Characterisation, test and modelling of microwave devices and transistors are becoming the pre-requisite for the utilization in the design of modern wireless power amplifies. This serves dual purpose; on one hand it saves the effort and investment due to the possible anomaly in the expected performance of the design while on the other hand it provides a reliable performance estimation of the transistors and devices apriori. Design of matching circuit is one of the most important stages in the overall performance investigation and analysis of the Power Amplifiers (PAs). Load-pull techniques are extensively used in the synthesis of required load impedance, and in turn the design of matching circuit. This paper discusses some unique features of the Envelope Load-Pull technique and demonstrates usefulness of such features in high speed device characterization.","PeriodicalId":359125,"journal":{"name":"2012 Asia Pacific Microwave Conference Proceedings","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Asia Pacific Microwave Conference Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APMC.2012.6421752","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Characterisation, test and modelling of microwave devices and transistors are becoming the pre-requisite for the utilization in the design of modern wireless power amplifies. This serves dual purpose; on one hand it saves the effort and investment due to the possible anomaly in the expected performance of the design while on the other hand it provides a reliable performance estimation of the transistors and devices apriori. Design of matching circuit is one of the most important stages in the overall performance investigation and analysis of the Power Amplifiers (PAs). Load-pull techniques are extensively used in the synthesis of required load impedance, and in turn the design of matching circuit. This paper discusses some unique features of the Envelope Load-Pull technique and demonstrates usefulness of such features in high speed device characterization.