Comparative Evaluation of different 3T DRAM Cells at 45nm Technology

Peter Bukelani Musiiwa, S. Akashe
{"title":"Comparative Evaluation of different 3T DRAM Cells at 45nm Technology","authors":"Peter Bukelani Musiiwa, S. Akashe","doi":"10.1109/ICCN.2015.16","DOIUrl":null,"url":null,"abstract":"This study analyses and compares the performance of 3T bulk CMOS Dynamic Random Access (DRAM) cell, 3T FinFET (Fin Field Effect Transistor) DRAM cell and 3T FinFET based Capacitor-less DRAM cell designs. The designs were done at 45nm technology. FinFET is a good candidate for replacing bulk CMOS (Complementary Metal-Oxide Semiconductor) for future nanometer scale technology. The capacitor-less DRAM utilizes a gated diode as reservoir element as opposed to capacitor, this led to reduction in leakages and access time. A gated diode is a two terminal MOS in which charge is stored when gate to source voltage is greater than the threshold voltage; otherwise a negligible charge is stored. Memory design is one of the interesting subjects in semiconductor technology. Many modern processors use DRAM for on chip data and program memory. DRAM has dominated solid state memories used for primary storage in most advanced processors as compared to SRAM (Static Random Access Memory), because it occupies less area per cell. Off-state leakage is the major drawback of DRAM, so improving this leakage power will be critical to the system power dissipation. The three cells were designed and their average power, leakage parameters and noise were simulated on Cadence Virtuoso tool and the results were analyzed. We investigate that the use of FinFET Technology improves the performance of the DRAM as compared to bulk CMOS and also compare it to the DRAM with gated-diode. In this work it has shown that the 3T FinFET with gated-diode as the capacitor has better performance in terms of leakage parameters.","PeriodicalId":431743,"journal":{"name":"2015 International Conference on Communication Networks (ICCN)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communication Networks (ICCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCN.2015.16","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This study analyses and compares the performance of 3T bulk CMOS Dynamic Random Access (DRAM) cell, 3T FinFET (Fin Field Effect Transistor) DRAM cell and 3T FinFET based Capacitor-less DRAM cell designs. The designs were done at 45nm technology. FinFET is a good candidate for replacing bulk CMOS (Complementary Metal-Oxide Semiconductor) for future nanometer scale technology. The capacitor-less DRAM utilizes a gated diode as reservoir element as opposed to capacitor, this led to reduction in leakages and access time. A gated diode is a two terminal MOS in which charge is stored when gate to source voltage is greater than the threshold voltage; otherwise a negligible charge is stored. Memory design is one of the interesting subjects in semiconductor technology. Many modern processors use DRAM for on chip data and program memory. DRAM has dominated solid state memories used for primary storage in most advanced processors as compared to SRAM (Static Random Access Memory), because it occupies less area per cell. Off-state leakage is the major drawback of DRAM, so improving this leakage power will be critical to the system power dissipation. The three cells were designed and their average power, leakage parameters and noise were simulated on Cadence Virtuoso tool and the results were analyzed. We investigate that the use of FinFET Technology improves the performance of the DRAM as compared to bulk CMOS and also compare it to the DRAM with gated-diode. In this work it has shown that the 3T FinFET with gated-diode as the capacitor has better performance in terms of leakage parameters.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
45nm工艺下不同3T DRAM电池的比较评价
本研究分析并比较了3T体CMOS动态随机存取(DRAM)单元、3T FinFET (Fin Field Effect Transistor) DRAM单元和基于3T FinFET的无电容DRAM单元设计的性能。设计采用45纳米技术。在未来的纳米尺度技术中,FinFET是取代大块CMOS(互补金属氧化物半导体)的一个很好的候选者。无电容DRAM采用门控二极管作为储层元件而不是电容器,从而减少了泄漏和访问时间。门控二极管是当栅源电压大于阈值电压时存储电荷的双端MOS;否则,存储的电荷可以忽略不计。存储器设计是半导体技术中一个有趣的课题。许多现代处理器使用DRAM作为片上数据和程序存储器。与SRAM(静态随机存取存储器)相比,DRAM在大多数高级处理器中主要用于固态存储器,因为它每个单元占用的面积更小。失态泄漏是DRAM的主要缺点,因此提高失态泄漏功率对系统功耗至关重要。对三种电池进行了设计,并在Cadence Virtuoso工具上对其平均功率、泄漏参数和噪声进行了仿真,并对结果进行了分析。我们研究了FinFET技术的使用提高了DRAM与批量CMOS的性能,并将其与具有门控二极管的DRAM进行了比较。研究表明,以栅极二极管为电容的3T FinFET在泄漏参数方面具有更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Ontology based intrusion detection system for web application security High datarate rate regulated 4D 8PSK-TCM implementation in FPGA for satellite The Cloud-interactive knowledge Parking intervention model Multiresonator based system for performance evaluation utilizing high gain and reducing error The alleviation of low power Schmitt trigger using FinFET technology
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1