S. Shree, Shweta Bharti, Chameli Reang, Aditya Pratyush, Pooja Joshi
{"title":"Cascade FinFET Direct Coupled Amplifier with Power Efficient Technique","authors":"S. Shree, Shweta Bharti, Chameli Reang, Aditya Pratyush, Pooja Joshi","doi":"10.1109/IEMRE52042.2021.9386973","DOIUrl":null,"url":null,"abstract":"This paper presents cascade amplifier with parametric variation using CMOS technology which can be stimulated at lower technology node. Amplifiers used for high frequency operations and higher bandwidth designed by BJT technology undergoes various limitations like small scale integration, power consumption and high frequency operation. CMOS Technology has an edge over BJT in various terms like low power dissipation, large-scale integration and high speed. This paper reflects the advantages of using MOSFET Technology for direct coupled common emitter followed by common base amplifier where we try to apply parametric variations in the proposed work which directly reduces the leakage current and hence power consumption in CMOS Technology. This research depicts trusted changes in power consumption for CMOS based cascade amplifier as compared to conventional cascade amplifier. The research paper also shows high performance by changing “w/l” ratio as a process parameter for a particular Technology node. In this paper, chip variations and environmental variation including FinFET Technology are taken into account with material properties to reduce the power consumption of cascade amplifier in the standby mode. The proposed work has several applications in high frequency amplifier design where parameters associated with amplifier can be improved by parametric variation and proposed FinFET based amplifier design.","PeriodicalId":202287,"journal":{"name":"2021 Innovations in Energy Management and Renewable Resources(52042)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-02-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Innovations in Energy Management and Renewable Resources(52042)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMRE52042.2021.9386973","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents cascade amplifier with parametric variation using CMOS technology which can be stimulated at lower technology node. Amplifiers used for high frequency operations and higher bandwidth designed by BJT technology undergoes various limitations like small scale integration, power consumption and high frequency operation. CMOS Technology has an edge over BJT in various terms like low power dissipation, large-scale integration and high speed. This paper reflects the advantages of using MOSFET Technology for direct coupled common emitter followed by common base amplifier where we try to apply parametric variations in the proposed work which directly reduces the leakage current and hence power consumption in CMOS Technology. This research depicts trusted changes in power consumption for CMOS based cascade amplifier as compared to conventional cascade amplifier. The research paper also shows high performance by changing “w/l” ratio as a process parameter for a particular Technology node. In this paper, chip variations and environmental variation including FinFET Technology are taken into account with material properties to reduce the power consumption of cascade amplifier in the standby mode. The proposed work has several applications in high frequency amplifier design where parameters associated with amplifier can be improved by parametric variation and proposed FinFET based amplifier design.