P. Layton, D. Czajkowski, J. Marshall, H. Anthony, R. Boss
{"title":"Single event latchup protection of integrated circuits","authors":"P. Layton, D. Czajkowski, J. Marshall, H. Anthony, R. Boss","doi":"10.1109/RADECS.1997.698919","DOIUrl":null,"url":null,"abstract":"This paper will report the test results from the development of the single event latchup protection circuitry (referred to as Space Electronics Inc.'s (SEIs) Latchup Protection Technology (LPT/sup TM/)) for several integrated circuits which are known to latchup at unacceptably low LET energies for space applications. Two devices were evaluated with LPT/sup TM/; the ADS7805 16 bit analog to digital converter and the GF10009 FPGA (Gatefield's 9000 gate flash programmable gate array).","PeriodicalId":106774,"journal":{"name":"RADECS 97. Fourth European Conference on Radiation and its Effects on Components and Systems (Cat. No.97TH8294)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-09-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"RADECS 97. Fourth European Conference on Radiation and its Effects on Components and Systems (Cat. No.97TH8294)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADECS.1997.698919","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25
Abstract
This paper will report the test results from the development of the single event latchup protection circuitry (referred to as Space Electronics Inc.'s (SEIs) Latchup Protection Technology (LPT/sup TM/)) for several integrated circuits which are known to latchup at unacceptably low LET energies for space applications. Two devices were evaluated with LPT/sup TM/; the ADS7805 16 bit analog to digital converter and the GF10009 FPGA (Gatefield's 9000 gate flash programmable gate array).