Single event latchup protection of integrated circuits

P. Layton, D. Czajkowski, J. Marshall, H. Anthony, R. Boss
{"title":"Single event latchup protection of integrated circuits","authors":"P. Layton, D. Czajkowski, J. Marshall, H. Anthony, R. Boss","doi":"10.1109/RADECS.1997.698919","DOIUrl":null,"url":null,"abstract":"This paper will report the test results from the development of the single event latchup protection circuitry (referred to as Space Electronics Inc.'s (SEIs) Latchup Protection Technology (LPT/sup TM/)) for several integrated circuits which are known to latchup at unacceptably low LET energies for space applications. Two devices were evaluated with LPT/sup TM/; the ADS7805 16 bit analog to digital converter and the GF10009 FPGA (Gatefield's 9000 gate flash programmable gate array).","PeriodicalId":106774,"journal":{"name":"RADECS 97. Fourth European Conference on Radiation and its Effects on Components and Systems (Cat. No.97TH8294)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-09-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"RADECS 97. Fourth European Conference on Radiation and its Effects on Components and Systems (Cat. No.97TH8294)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADECS.1997.698919","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25

Abstract

This paper will report the test results from the development of the single event latchup protection circuitry (referred to as Space Electronics Inc.'s (SEIs) Latchup Protection Technology (LPT/sup TM/)) for several integrated circuits which are known to latchup at unacceptably low LET energies for space applications. Two devices were evaluated with LPT/sup TM/; the ADS7805 16 bit analog to digital converter and the GF10009 FPGA (Gatefield's 9000 gate flash programmable gate array).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
集成电路的单事件闭锁保护
本文将报告单事件闭锁保护电路(称为空间电子公司(SEIs)的闭锁保护技术(LPT/sup TM/))开发的测试结果,这些集成电路已知在空间应用中以不可接受的低LET能量闭锁。用LPT/sup TM/对两种器械进行评价;ADS7805 16位模数转换器和GF10009 FPGA (Gatefield的9000门闪存可编程门阵列)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Proton transport through graphite composite honeycomb solar array panel Thermal- and radiation-induced interface traps in MOS devices Radiation resistance of fiberoptic components and predictive models for optical fiber systems in nuclear environments Spacecraft 3-dimensional charge deposition modelling Single event functional interrupt (SEFI) sensitivity in microcircuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1