{"title":"Validation of RF mosfet transistor layout-aware macromodel","authors":"A. El-Sabban, H. Haddara, H. Ragai","doi":"10.1109/ICEEC.2004.1374519","DOIUrl":null,"url":null,"abstract":"In this paper, an overview of a layout-aware macromodel for the BSIM3v3 MOSFET transistor in RF applications is presented. This layout-aware macromodel includes all the terminal access series resistences including substrate as well as the junction capacitances. It can be used for circuit simulation at RF up to 6GHz. The model is validated for a 0. 3 5 ~ CMOS process using a transistor with total width of 9 0 p and 18 fingers. The simulation results show an excellent agreement with the fi and S-parameter measurement data. The layout-aware macromodel presented in this paper can be easily modified to account for various layout transistor structures and technology parameters depending on the required application.","PeriodicalId":180043,"journal":{"name":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","volume":"28 2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEC.2004.1374519","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, an overview of a layout-aware macromodel for the BSIM3v3 MOSFET transistor in RF applications is presented. This layout-aware macromodel includes all the terminal access series resistences including substrate as well as the junction capacitances. It can be used for circuit simulation at RF up to 6GHz. The model is validated for a 0. 3 5 ~ CMOS process using a transistor with total width of 9 0 p and 18 fingers. The simulation results show an excellent agreement with the fi and S-parameter measurement data. The layout-aware macromodel presented in this paper can be easily modified to account for various layout transistor structures and technology parameters depending on the required application.