A Novel Common-Gate Comparator with Auto-Zeroing Offset Cancellation

Alessandro Dago, M. Leoncini, A. Cattani, S. Levantino, M. Ghioni
{"title":"A Novel Common-Gate Comparator with Auto-Zeroing Offset Cancellation","authors":"Alessandro Dago, M. Leoncini, A. Cattani, S. Levantino, M. Ghioni","doi":"10.1109/prime55000.2022.9816755","DOIUrl":null,"url":null,"abstract":"This paper presents a novel auto-zeroing common-gate comparator. This topology cancels the input-referred offset voltage by AC coupling the gates of the two input mosfets. The circuit operation is divided in two phases: in the first one, the circuit is in closed loop and samples the offset voltage as a voltage difference between two capacitors, while, in the second phase, the circuit is configured in open loop to compare the two input signals. Monte Carlo simulations run on a reference design in CMOS process shows that the offset standard deviation is reduced from 4. 42mV down to 25.85$\\mu$V. The designed comparator shows a 290$\\mu$W power consumption from a 5V supply, while occupying a total area of 0.0156m$\\text{m}^{2}$.","PeriodicalId":142196,"journal":{"name":"2022 17th Conference on Ph.D Research in Microelectronics and Electronics (PRIME)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 17th Conference on Ph.D Research in Microelectronics and Electronics (PRIME)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/prime55000.2022.9816755","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a novel auto-zeroing common-gate comparator. This topology cancels the input-referred offset voltage by AC coupling the gates of the two input mosfets. The circuit operation is divided in two phases: in the first one, the circuit is in closed loop and samples the offset voltage as a voltage difference between two capacitors, while, in the second phase, the circuit is configured in open loop to compare the two input signals. Monte Carlo simulations run on a reference design in CMOS process shows that the offset standard deviation is reduced from 4. 42mV down to 25.85$\mu$V. The designed comparator shows a 290$\mu$W power consumption from a 5V supply, while occupying a total area of 0.0156m$\text{m}^{2}$.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种具有自动调零偏置抵消的新型共门比较器
提出了一种新型的自动调零共门比较器。该拓扑通过交流耦合两个输入mosfet的栅极来消除输入参考偏置电压。电路工作分为两相:在第一相中,电路处于闭环状态,将偏置电压作为两个电容之间的电压差进行采样,而在第二相中,电路处于开环状态,对两个输入信号进行比较。在CMOS工艺的参考设计上进行蒙特卡罗模拟表明,偏移标准差从4减小。42mV降至25.85$\mu$V。所设计的比较器在5V电源下功耗为290$\mu$W,而总占地面积为0.0156m$\text{m}^{2}$。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Using Formal Methods to Evaluate Hardware Reliability in the Presence of Soft Errors Leaky Integrate-and-Fire Neuron with a Refractory Period Mechanism for Invariant Spikes Phase-change memory cells characterization in an analog in-memory computing perspective Analysis of Current-Reuse and Split-Voltage Topology for Biomedical Amplifier Arrays Influence of Amplitude and Phase Imbalance on a Y-band Bootstrapped Frequency Doubler using 130-nm SiGe Technology
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1