A novel ultra-low power and PDP 8T full adder design using bias voltage

V. Nafeez, M. Nikitha, M. Sunil
{"title":"A novel ultra-low power and PDP 8T full adder design using bias voltage","authors":"V. Nafeez, M. Nikitha, M. Sunil","doi":"10.1109/I2CT.2017.8226292","DOIUrl":null,"url":null,"abstract":"Full adder circuit is one of the most important digital functional block used in ALU. This paper presents a novel design of 8T full adder. The 8T full adder is designed on basis of a new logic 3T XOR and 2:1 multiplexer, in total of 8T. Compared to other existing full adders of 10T, 14T. There is significant improvement in power consumption, delay and power-delay product. For a supply voltage of 1V the power obtained is 0.382pW, delay is 0.7932ps and a power-delay product is 0.303YJ. The analysis shows that the proposed circuit has ultra lowest power and power-delay product. The circuit is designed using the Cadence-virtuoso tool with 45nm technology.","PeriodicalId":343232,"journal":{"name":"2017 2nd International Conference for Convergence in Technology (I2CT)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 2nd International Conference for Convergence in Technology (I2CT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2CT.2017.8226292","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Full adder circuit is one of the most important digital functional block used in ALU. This paper presents a novel design of 8T full adder. The 8T full adder is designed on basis of a new logic 3T XOR and 2:1 multiplexer, in total of 8T. Compared to other existing full adders of 10T, 14T. There is significant improvement in power consumption, delay and power-delay product. For a supply voltage of 1V the power obtained is 0.382pW, delay is 0.7932ps and a power-delay product is 0.303YJ. The analysis shows that the proposed circuit has ultra lowest power and power-delay product. The circuit is designed using the Cadence-virtuoso tool with 45nm technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新型超低功耗PDP 8T全加法器设计
全加法器电路是ALU中最重要的数字功能模块之一。本文提出了一种新颖的8T全加法器设计。8T全加法器是基于新的逻辑3T异或和2:1多路复用器设计的,总共8T。与其他现有的10T全加法器相比,14T。在功耗、延迟和功率延迟产品方面有了显著的改善。电源电压为1V时,得到的功率为0.382pW,延迟为0.7932ps,功率延迟积为0.303YJ。分析表明,该电路具有极低的功耗和功耗延迟积。该电路采用45纳米技术的Cadence-virtuoso工具设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Face detection based ATM security system using embedded Linux platform Implementation of news app based on cordova cross-platform Design topology based comparative study on electric and photometric parameters of commercially available led lamp systems Design and formal analysis of electronic voting protocol using AVISPA Tele-operated trajectory tracking of differential drive wheeled mobile robot using haptic robot
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1