Electrical and microstructures properties of polygate electrode in 0.5 /spl mu/m CMOS devices

A. Omar, I. Ahmad, A. Alias
{"title":"Electrical and microstructures properties of polygate electrode in 0.5 /spl mu/m CMOS devices","authors":"A. Omar, I. Ahmad, A. Alias","doi":"10.1109/SMELEC.2000.932441","DOIUrl":null,"url":null,"abstract":"The effect of phosphorus, doped in-situ and by ion implantation on polysilicon, as a gate electrode of 0.5 /spl mu/m CMOS was investigated. The result shows that two-step annealing is required to cure the radiation damage and activate the dopant in reducing the sheet resistance of the ion implanted gate electrode. The introduction of phosphorus from 7/spl times/10/sup 15/ to 3/spl times/10/sup 16//cm/sup 3/ by ion implantation at 40 keV has reduced the sheet resistance from 100 /spl Omega///spl square/ to 25 /spl Omega///spl square/, comparable to the gate produced by in-situ phosphorus doping. The polysilicon gate electrode microstructures were studied using TEM, and it was found that grains of samples in in-situ doped polysilicon are larger than in other samples.","PeriodicalId":359114,"journal":{"name":"ICSE 2000. 2000 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.00EX425)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICSE 2000. 2000 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.00EX425)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2000.932441","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The effect of phosphorus, doped in-situ and by ion implantation on polysilicon, as a gate electrode of 0.5 /spl mu/m CMOS was investigated. The result shows that two-step annealing is required to cure the radiation damage and activate the dopant in reducing the sheet resistance of the ion implanted gate electrode. The introduction of phosphorus from 7/spl times/10/sup 15/ to 3/spl times/10/sup 16//cm/sup 3/ by ion implantation at 40 keV has reduced the sheet resistance from 100 /spl Omega///spl square/ to 25 /spl Omega///spl square/, comparable to the gate produced by in-situ phosphorus doping. The polysilicon gate electrode microstructures were studied using TEM, and it was found that grains of samples in in-situ doped polysilicon are larger than in other samples.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
0.5 /spl μ m CMOS器件中多栅电极的电学和微结构特性
研究了原位掺磷和离子注入对多晶硅作为0.5 /spl mu/m CMOS栅极的影响。结果表明,在降低离子注入栅电极的片电阻方面,需要两步退火来修复辐射损伤和激活掺杂剂。通过40 keV离子注入将磷从7/spl倍/10/sup 15/引入到3/spl倍/10/sup 16//cm/sup 3/,使薄片电阻从100 /spl ω ///spl平方/降低到25 /spl ω ///spl平方/,与原位磷掺杂产生的栅极相当。利用透射电镜研究了多晶硅栅电极的微观结构,发现原位掺杂多晶硅的样品晶粒比其他样品大。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Failure analysis and elimination of poly residues contamination in wafer fabrication Correlation of silicon wafer strength to the surface morphology Optical sensing of tea aroma using n-tetraphenyl porphine manganese (III) chloride thin films An efficient architecture of 8-bit CMOS analog-to-digital converter The saturation effect of etch depth at high RF power in CF/sub 4/ plasma RIE silicon etching
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1