DSP design using VLIW architecture

L. Lee, B.S. Suparjo, R. Wagiran, R. Sidek
{"title":"DSP design using VLIW architecture","authors":"L. Lee, B.S. Suparjo, R. Wagiran, R. Sidek","doi":"10.1109/SMELEC.2000.932456","DOIUrl":null,"url":null,"abstract":"Programmable digital signal processors (pDSPs) are microprocessors that are specialized to perform well in digital signal processing intensive applications. A standard microprocessor can do most pDSP operations. However, the pDSP chip has better ability to perform number crunching algorithms in real-time, and pDSPs are highly flexible because they can be reprogrammed. The major objective of this research is to design and implement a general-purpose programmable DSP core (digital signal processor core). The architecture of the pDSP core must be designed in such a way that parallel processing can be exploited and computational units can be integrated into the core with ease. The pDSP designed is a fixed-point DSP based on a very long instruction word (VLIW) architecture. One way to overcome the performance limitation is to use field programmable gate array (FPGA) technology, a technology which gives the designer a higher degree of parallelism and ease of pDSP design.","PeriodicalId":359114,"journal":{"name":"ICSE 2000. 2000 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.00EX425)","volume":"192 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICSE 2000. 2000 IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.00EX425)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2000.932456","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Programmable digital signal processors (pDSPs) are microprocessors that are specialized to perform well in digital signal processing intensive applications. A standard microprocessor can do most pDSP operations. However, the pDSP chip has better ability to perform number crunching algorithms in real-time, and pDSPs are highly flexible because they can be reprogrammed. The major objective of this research is to design and implement a general-purpose programmable DSP core (digital signal processor core). The architecture of the pDSP core must be designed in such a way that parallel processing can be exploited and computational units can be integrated into the core with ease. The pDSP designed is a fixed-point DSP based on a very long instruction word (VLIW) architecture. One way to overcome the performance limitation is to use field programmable gate array (FPGA) technology, a technology which gives the designer a higher degree of parallelism and ease of pDSP design.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
DSP设计采用VLIW架构
可编程数字信号处理器(pDSPs)是一种专门用于数字信号处理密集型应用的微处理器。一个标准的微处理器可以完成大多数的pDSP操作。然而,pDSP芯片具有更好的实时执行数字运算算法的能力,并且pDSP具有高度的灵活性,因为它们可以重新编程。本研究的主要目标是设计和实现一个通用的可编程DSP核心(数字信号处理器核心)。pDSP核心的架构必须设计成这样一种方式,即可以利用并行处理和计算单元可以轻松地集成到核心中。所设计的pDSP是一种基于甚长指令字(VLIW)架构的定点DSP。克服性能限制的一种方法是使用现场可编程门阵列(FPGA)技术,该技术为设计人员提供了更高程度的并行性和易于设计的pDSP。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Failure analysis and elimination of poly residues contamination in wafer fabrication Correlation of silicon wafer strength to the surface morphology Optical sensing of tea aroma using n-tetraphenyl porphine manganese (III) chloride thin films An efficient architecture of 8-bit CMOS analog-to-digital converter The saturation effect of etch depth at high RF power in CF/sub 4/ plasma RIE silicon etching
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1