Digital Block Defect Localization using in-depth Circuit Analysis for Electrical Verification and Fault Isolation Correlation

Ronald C. Apolinaria, David Joseph Rimbon, E. J. de La Cruz
{"title":"Digital Block Defect Localization using in-depth Circuit Analysis for Electrical Verification and Fault Isolation Correlation","authors":"Ronald C. Apolinaria, David Joseph Rimbon, E. J. de La Cruz","doi":"10.1109/IPFA.2018.8452517","DOIUrl":null,"url":null,"abstract":"Defect localization on a digital block is challenging, since modern gate densities makes in-circuit micro-probing to do voltage mapping almost impossible. Additionally, large top metal layer areas often preclude the use of top-side analysis to validate a fault isolation result. However, with in-depth circuit analysis, the correlation between electrical failure mode and fault isolation result can be established, which facilitates identification of the most probable defective node within the faulty block. Further fault localization techniques, such as curve trace micro-probing and OBIRCH analysis, perform a vital role in identifying the defect location. A case study is presented to demonstrate that the failure mechanism can be successfully determined using these techniques.","PeriodicalId":382811,"journal":{"name":"2018 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2018.8452517","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Defect localization on a digital block is challenging, since modern gate densities makes in-circuit micro-probing to do voltage mapping almost impossible. Additionally, large top metal layer areas often preclude the use of top-side analysis to validate a fault isolation result. However, with in-depth circuit analysis, the correlation between electrical failure mode and fault isolation result can be established, which facilitates identification of the most probable defective node within the faulty block. Further fault localization techniques, such as curve trace micro-probing and OBIRCH analysis, perform a vital role in identifying the defect location. A case study is presented to demonstrate that the failure mechanism can be successfully determined using these techniques.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于深度电路分析的数字块缺陷定位与故障隔离
数字块上的缺陷定位是具有挑战性的,因为现代栅极密度使得电路中的微探测几乎不可能进行电压映射。此外,由于顶部金属层面积较大,通常无法使用顶部分析来验证故障隔离结果。然而,通过深入的电路分析,可以建立电气故障模式与故障隔离结果之间的相关性,从而便于在故障块中识别出最可能的故障节点。进一步的故障定位技术,如曲线迹微探测和OBIRCH分析,在识别缺陷位置方面起着至关重要的作用。实例研究表明,利用这些技术可以成功地确定失效机制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Faster Localization of Logic Soft Failures Using a Combination of Scan Diagnosis at Reduced VDD and LADA Case Study and Application on Failure Analysis for Power Device Failure Analysis Techniques for 3D Packages Impact of Wire RC Based on High Voltage SCAN Failure Analysis in 10nm Process Contactless Fault Isolation of Ultra Low k Dielectrics in Soft Breakdown Condition
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1