Ronald C. Apolinaria, David Joseph Rimbon, E. J. de La Cruz
{"title":"Digital Block Defect Localization using in-depth Circuit Analysis for Electrical Verification and Fault Isolation Correlation","authors":"Ronald C. Apolinaria, David Joseph Rimbon, E. J. de La Cruz","doi":"10.1109/IPFA.2018.8452517","DOIUrl":null,"url":null,"abstract":"Defect localization on a digital block is challenging, since modern gate densities makes in-circuit micro-probing to do voltage mapping almost impossible. Additionally, large top metal layer areas often preclude the use of top-side analysis to validate a fault isolation result. However, with in-depth circuit analysis, the correlation between electrical failure mode and fault isolation result can be established, which facilitates identification of the most probable defective node within the faulty block. Further fault localization techniques, such as curve trace micro-probing and OBIRCH analysis, perform a vital role in identifying the defect location. A case study is presented to demonstrate that the failure mechanism can be successfully determined using these techniques.","PeriodicalId":382811,"journal":{"name":"2018 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2018.8452517","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Defect localization on a digital block is challenging, since modern gate densities makes in-circuit micro-probing to do voltage mapping almost impossible. Additionally, large top metal layer areas often preclude the use of top-side analysis to validate a fault isolation result. However, with in-depth circuit analysis, the correlation between electrical failure mode and fault isolation result can be established, which facilitates identification of the most probable defective node within the faulty block. Further fault localization techniques, such as curve trace micro-probing and OBIRCH analysis, perform a vital role in identifying the defect location. A case study is presented to demonstrate that the failure mechanism can be successfully determined using these techniques.