Configurable Approximate Hardware Accelerator to Compute SATD and SAD Metrics for Low Power All-Intra High Efficiency Video Coding

Victor H. S. Lima, Matheus F. Stigger, L. Soares, C. Diniz, S. Bampi
{"title":"Configurable Approximate Hardware Accelerator to Compute SATD and SAD Metrics for Low Power All-Intra High Efficiency Video Coding","authors":"Victor H. S. Lima, Matheus F. Stigger, L. Soares, C. Diniz, S. Bampi","doi":"10.1109/SBCCI53441.2021.9529974","DOIUrl":null,"url":null,"abstract":"Connecting billions of network cameras to the cloud is a challenge that heavily taxes the network bandwidth for video transmissions. High Efficiency Video Coding (HEVC) standard offers a good option from the bit-rate reduction and video quality perspectives, but it is more computational complex than previous standards. This paper uses HEVC All-Intra configuration in this context, thus simplifying video encoding by avoiding interframe prediction, and by using VLSI hardware acceleration and approximate computing. Sum of Absolute Transformed Differences (SATD) is a distortion metric used in intra-mode decision fast algorithm and consumes a significant part of intra-frame encoding execution time in software. This work proposes a configurable-approximate hardware accelerator supporting 8 × 8 SATD, the simpler Sum of Absolute Differences (SAD) metric, and two approximate SATD versions by excluding columns of arithmetic operators of the 8 × 8 Hadamard Transform. When operating in three-columns exclusion, five-columns exclusion, and SAD configurations, the total VLSI power dissipation is reduced by 19.87%, 32.33% and 39.16% respectively, when compared to precise SATD computation.","PeriodicalId":270661,"journal":{"name":"2021 34th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 34th SBC/SBMicro/IEEE/ACM Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI53441.2021.9529974","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Connecting billions of network cameras to the cloud is a challenge that heavily taxes the network bandwidth for video transmissions. High Efficiency Video Coding (HEVC) standard offers a good option from the bit-rate reduction and video quality perspectives, but it is more computational complex than previous standards. This paper uses HEVC All-Intra configuration in this context, thus simplifying video encoding by avoiding interframe prediction, and by using VLSI hardware acceleration and approximate computing. Sum of Absolute Transformed Differences (SATD) is a distortion metric used in intra-mode decision fast algorithm and consumes a significant part of intra-frame encoding execution time in software. This work proposes a configurable-approximate hardware accelerator supporting 8 × 8 SATD, the simpler Sum of Absolute Differences (SAD) metric, and two approximate SATD versions by excluding columns of arithmetic operators of the 8 × 8 Hadamard Transform. When operating in three-columns exclusion, five-columns exclusion, and SAD configurations, the total VLSI power dissipation is reduced by 19.87%, 32.33% and 39.16% respectively, when compared to precise SATD computation.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
可配置的近似硬件加速器计算SATD和SAD指标,用于低功耗全内高效率视频编码
将数十亿网络摄像机连接到云端是一项挑战,它对视频传输的网络带宽造成了沉重的负担。高效率视频编码(High Efficiency Video Coding, HEVC)标准从降低比特率和视频质量的角度提供了一个很好的选择,但它比以前的标准计算量更大。在这种情况下,本文采用HEVC All-Intra配置,通过避免帧间预测,并利用VLSI硬件加速和近似计算来简化视频编码。绝对变换差分和(SATD)是一种用于模内快速决策算法的失真度量,在软件中占用了很大一部分帧内编码执行时间。这项工作提出了一个可配置的近似硬件加速器,支持8 × 8 SATD,更简单的绝对差和(SAD)度量,以及两个近似SATD版本,通过排除8 × 8 Hadamard变换的算术运算符的列。在三列排除、五列排除和SAD配置下,与精确的SATD计算相比,VLSI的总功耗分别降低了19.87%、32.33%和39.16%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
FLoPAD-GRU: A Flexible, Low Power, Accelerated DSP for Gated Recurrent Unit Neural Network A Robust and Power-Efficient Power Line Interference Canceling VLSI Design Exploring Approximate Computing and Near- Threshold Operation to Design Energy -efficient Multipliers Multifunctional auricular vagus nerve stimulator for closed-loop application Injection-Locked Ring Oscillator based Phase-Lacked-Loop for 1.6 Gbps Clock Recovery
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1