On the rseries extraction techniques for sub-22nm CMOS finfet and SiGe technologies

L. Pantisano, G. Zschaetzsch, G. Hellings, R. Krom, S.H. Lee, R. Ritzenthaler, J. Mitard, G. Eneman, P. Roussel, T. Chiarella, L. Ragnarsson, M. Togo, W. Vandervorst, G. Groeseneken, A. Thean, N. Horiguchi
{"title":"On the rseries extraction techniques for sub-22nm CMOS finfet and SiGe technologies","authors":"L. Pantisano, G. Zschaetzsch, G. Hellings, R. Krom, S.H. Lee, R. Ritzenthaler, J. Mitard, G. Eneman, P. Roussel, T. Chiarella, L. Ragnarsson, M. Togo, W. Vandervorst, G. Groeseneken, A. Thean, N. Horiguchi","doi":"10.1109/VLSI-TSA.2012.6210128","DOIUrl":null,"url":null,"abstract":"Introduction: Series resistance (Rseries) is a crucial factor for technology optimization and benchmarking [1-3]. Rseries is typically extracted in the bias conditions where Rseries dominates, i.e., linear regime and high Vgs by comparing multiple gate lengths. However this simple extraction is very challenging for sub22nm CMOS devices as changing a device length / width may change mobility or Rseries. For instance, this is the case for SiGe where the built-in stress effect [5,6] increases the channel mobility thus making the standard extraction difficult. The case is even more compelling for the bulk finfet case where the length width and height may not be known with the necessary precision and the gate stack itself may introduce (un)wanted stress components. As any Rseries extraction do rely critically on assumptions, in this paper we will first test the applicability and limits of several Rseries extraction techniques [1-3] and then use the best of both to gain new insights on the finfet and SiGe technology.","PeriodicalId":388574,"journal":{"name":"Proceedings of Technical Program of 2012 VLSI Technology, System and Application","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Technical Program of 2012 VLSI Technology, System and Application","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-TSA.2012.6210128","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Introduction: Series resistance (Rseries) is a crucial factor for technology optimization and benchmarking [1-3]. Rseries is typically extracted in the bias conditions where Rseries dominates, i.e., linear regime and high Vgs by comparing multiple gate lengths. However this simple extraction is very challenging for sub22nm CMOS devices as changing a device length / width may change mobility or Rseries. For instance, this is the case for SiGe where the built-in stress effect [5,6] increases the channel mobility thus making the standard extraction difficult. The case is even more compelling for the bulk finfet case where the length width and height may not be known with the necessary precision and the gate stack itself may introduce (un)wanted stress components. As any Rseries extraction do rely critically on assumptions, in this paper we will first test the applicability and limits of several Rseries extraction techniques [1-3] and then use the best of both to gain new insights on the finfet and SiGe technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
亚22nm CMOS finet和SiGe技术的系列萃取技术
导论:串联电阻(Rseries)是技术优化和标杆的关键因素[1-3]。通过比较多个栅极长度,通常在Rseries占主导地位的偏置条件下提取Rseries,即线性状态和高Vgs。然而,这种简单的提取对于sub22nm CMOS器件来说是非常具有挑战性的,因为改变器件的长度/宽度可能会改变迁移率或r系列。例如,SiGe的情况就是这样,其中内置的应力效应[5,6]增加了通道的迁移性,从而使标准提取变得困难。这种情况对于批量finet的情况更有说服力,在这种情况下,长度、宽度和高度可能无法以必要的精度已知,并且栅极堆栈本身可能引入(不)需要的应力分量。由于任何r序列提取都严格依赖于假设,因此在本文中,我们将首先测试几种r序列提取技术的适用性和局限性[1-3],然后使用两者的优点来获得关于finet和SiGe技术的新见解。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
MOSFETs transitions towards fully depleted architectures Performance and variability in multi-VT FinFETs using fin doping Comparison of differential and large-signal sensing scheme for subthreshold/superthreshold FinFET SRAM considering variability A high efficient and compact charge pump with multi-pillar vertical MOSFET Intrinsic MOSFET leakage of high-k peripheral DRAM devices: Measurement and simulation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1