Power - and variability-aware design of FinFET-based XOR circuit at nanoscale regime

Pragya Srivastava, Amit Krishna Dwivedi, A. Islam
{"title":"Power - and variability-aware design of FinFET-based XOR circuit at nanoscale regime","authors":"Pragya Srivastava, Amit Krishna Dwivedi, A. Islam","doi":"10.1109/ICACCCT.2014.7019481","DOIUrl":null,"url":null,"abstract":"Escalation in performance parameters due to CMOS technology scaling has proven its worth in the field of design and implementation. Integration density, low power dissipation and higher speed of operation are at their zenith level. This truculent towards technology scaling is now showing its adverse effect which is becoming a great concern from the researchers' point of view. Variability is one of the consequences of technology scaling. Equivalent to power, delay and area, variability also plays an important role in determining performance of circuits. This paper presents variability analysis of diverse exclusive-OR circuits in terms of average power and power-delay product (PDP) at the transistor level using 16-nm technology node. The investigation is supported by using simulation framework loaded with two nominal copies of the analogous XOR gate at both the ends - input and output. The intent of this note is to determine the circuit with minimal variability to PDP. Further, realization of the optimal XOR circuit is carried out by using emerging device namely Fin field effect transistor (FinFET). The propound FinFET based realization of optimal XOR circuit offers 99.191 × improvement in PDP in contrast to its CMOS realization at nominal supply voltage of VDD = 0.7 V.","PeriodicalId":239918,"journal":{"name":"2014 IEEE International Conference on Advanced Communications, Control and Computing Technologies","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE International Conference on Advanced Communications, Control and Computing Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICACCCT.2014.7019481","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Escalation in performance parameters due to CMOS technology scaling has proven its worth in the field of design and implementation. Integration density, low power dissipation and higher speed of operation are at their zenith level. This truculent towards technology scaling is now showing its adverse effect which is becoming a great concern from the researchers' point of view. Variability is one of the consequences of technology scaling. Equivalent to power, delay and area, variability also plays an important role in determining performance of circuits. This paper presents variability analysis of diverse exclusive-OR circuits in terms of average power and power-delay product (PDP) at the transistor level using 16-nm technology node. The investigation is supported by using simulation framework loaded with two nominal copies of the analogous XOR gate at both the ends - input and output. The intent of this note is to determine the circuit with minimal variability to PDP. Further, realization of the optimal XOR circuit is carried out by using emerging device namely Fin field effect transistor (FinFET). The propound FinFET based realization of optimal XOR circuit offers 99.191 × improvement in PDP in contrast to its CMOS realization at nominal supply voltage of VDD = 0.7 V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
纳米尺度下基于finfet的异或电路的功率和可变性感知设计
由于CMOS技术的规模化而导致的性能参数的升级,已经证明了其在设计和实现领域的价值。集成密度、低功耗和高运行速度达到了顶峰。这种对技术规模化的强硬态度正在显现出其不利影响,这正成为研究人员非常关注的问题。可变性是技术规模化的后果之一。可变性与功率、延迟和面积一样,在决定电路性能方面也起着重要作用。本文采用16nm技术节点对不同异或电路在晶体管级的平均功率和功率延迟积(PDP)方面进行了可变性分析。该研究是通过使用仿真框架来支持的,该框架在输入和输出两端加载了两个类似的异或门的标称副本。本说明的目的是确定具有最小PDP变异性的电路。此外,利用新兴器件Fin场效应晶体管(FinFET)实现了最优异或电路。在VDD = 0.7 V的标称电源电压下,基于FinFET的最佳异或电路实现比CMOS实现的PDP提高了99.191倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A hybrid approach to synchronization in real time multiprocessor systems An effective tree metrics graph cut algorithm for MR brain image segmentation and tumor Identification Performance tradeoffs between diversity schemes in wireless systems Fixed point pipelined architecture for QR decomposition Reliability of different levels of cascaded H-Bridge inverter: An investigation and comparison
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1