Conductances and noise in trapezoidal association of transistors for analog applications using a SOT methodology [in CMOS]

JungBum Choi, S. Bampi
{"title":"Conductances and noise in trapezoidal association of transistors for analog applications using a SOT methodology [in CMOS]","authors":"JungBum Choi, S. Bampi","doi":"10.1109/SBCCI.1999.802960","DOIUrl":null,"url":null,"abstract":"This paper presents results on comparisons and advantages that allow mixed analog-digital circuit design on SOT (sea-of-transistors) array methodology. The aim is to present the advantages of using a suitable trapezoidal association of digital transistors, to improve the output conductance. Noise considerations are also presented to further justify the need for several transistors in the association, improving the characteristic noise of short-channel transistors. Several structures of TAT (trapezoidal association of transistors) and single transistors of electrically equivalent sizes were implemented to allow better comparison and to evaluate noise performance. The SOT unit transistors are on a fixed-size array and experimental results obtained are herein shown for 1.0 /spl mu/m digital technology.","PeriodicalId":342390,"journal":{"name":"Proceedings. XII Symposium on Integrated Circuits and Systems Design (Cat. No.PR00387)","volume":"74 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-09-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. XII Symposium on Integrated Circuits and Systems Design (Cat. No.PR00387)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI.1999.802960","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

This paper presents results on comparisons and advantages that allow mixed analog-digital circuit design on SOT (sea-of-transistors) array methodology. The aim is to present the advantages of using a suitable trapezoidal association of digital transistors, to improve the output conductance. Noise considerations are also presented to further justify the need for several transistors in the association, improving the characteristic noise of short-channel transistors. Several structures of TAT (trapezoidal association of transistors) and single transistors of electrically equivalent sizes were implemented to allow better comparison and to evaluate noise performance. The SOT unit transistors are on a fixed-size array and experimental results obtained are herein shown for 1.0 /spl mu/m digital technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
使用SOT方法模拟应用的晶体管梯形组合中的电导和噪声[在CMOS中]
本文介绍了在SOT(晶体管海)阵列方法上进行混合模数电路设计的比较结果和优点。目的是展示使用合适的梯形数字晶体管组合的优势,以提高输出电导。本文还提出了噪声方面的考虑,以进一步证明在该组合中需要多个晶体管,从而改善短通道晶体管的特征噪声。几个结构的TAT(晶体管梯形组合)和电等效尺寸的单晶体管被实现,以便更好地比较和评估噪声性能。本文给出了在1.0 /spl mu/m数字技术下的SOT单元晶体管固定尺寸阵列的实验结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Specification and design of an Ethernet interface soft IP A FPGA version of a non-linear adaptive filter An approach for microsystems codesign Power optimization using dynamic power management Fast hardware compilation of behaviors into an FPGA-based dynamic reconfigurable computing system
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1