{"title":"FPGA accelerators HLS-based design of hyper complex LMS filters","authors":"A. Tisan, E. Monmasson, C. C. Took","doi":"10.1109/IECON49645.2022.9968783","DOIUrl":null,"url":null,"abstract":"In this paper, it is explored the use of the high-level synthesis (HLS) tool to design field-programmable gate array (FPGA)-based Quaternion Least Mean Square (QLMS) filters. The QLMS behaviour is modelled in system level C-code, and performance criteria, such as parallelism level and timing closure requirements, set through specific directives. The design outcome is a synthesizable hardware description model of the QLMS filter, and its implementation performance is evaluated for different data type representations. The results demonstrate that HLS is a framework that allows rapid design development and efficient FPGA implementation and opens the hyper complex filters hardware design to a larger design community.","PeriodicalId":125740,"journal":{"name":"IECON 2022 – 48th Annual Conference of the IEEE Industrial Electronics Society","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IECON 2022 – 48th Annual Conference of the IEEE Industrial Electronics Society","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IECON49645.2022.9968783","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In this paper, it is explored the use of the high-level synthesis (HLS) tool to design field-programmable gate array (FPGA)-based Quaternion Least Mean Square (QLMS) filters. The QLMS behaviour is modelled in system level C-code, and performance criteria, such as parallelism level and timing closure requirements, set through specific directives. The design outcome is a synthesizable hardware description model of the QLMS filter, and its implementation performance is evaluated for different data type representations. The results demonstrate that HLS is a framework that allows rapid design development and efficient FPGA implementation and opens the hyper complex filters hardware design to a larger design community.