VLSI design of a high-throughput multi-rate decoder for structured LDPC codes

M. Rovini, N. L'Insalata, F. Rossi, L. Fanucci
{"title":"VLSI design of a high-throughput multi-rate decoder for structured LDPC codes","authors":"M. Rovini, N. L'Insalata, F. Rossi, L. Fanucci","doi":"10.1109/DSD.2005.77","DOIUrl":null,"url":null,"abstract":"Despite recent advances in the microelectronics technology, the implementation of high-throughput decoders for LDPC codes remains a challenging task. This paper aims at summarising the top-down design flow of a decoder for a structured LDPC code compliant with the WWiSE proposal for WLAN. Starting from the system performance analysis with finite-precision arithmetic, a high-throughput architecture is presented as an enhancement of the state-of-the-art solutions, and its VLSI design detailed. The envisaged architecture is also very flexible as it supports several code rates with no significant hardware overhead. The overall decoder, synthesised on 0.18/spl mu/m standard cells CMOS technology, showed remarkable performances: small implementation loss (0.2dB down to BER=10/sup -8/), low latency (less than 6.0/spl mu/s), high useful throughput (up to 940 Mbps) and low complexity (about 375 Kgates).","PeriodicalId":119054,"journal":{"name":"8th Euromicro Conference on Digital System Design (DSD'05)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"43","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"8th Euromicro Conference on Digital System Design (DSD'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DSD.2005.77","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 43

Abstract

Despite recent advances in the microelectronics technology, the implementation of high-throughput decoders for LDPC codes remains a challenging task. This paper aims at summarising the top-down design flow of a decoder for a structured LDPC code compliant with the WWiSE proposal for WLAN. Starting from the system performance analysis with finite-precision arithmetic, a high-throughput architecture is presented as an enhancement of the state-of-the-art solutions, and its VLSI design detailed. The envisaged architecture is also very flexible as it supports several code rates with no significant hardware overhead. The overall decoder, synthesised on 0.18/spl mu/m standard cells CMOS technology, showed remarkable performances: small implementation loss (0.2dB down to BER=10/sup -8/), low latency (less than 6.0/spl mu/s), high useful throughput (up to 940 Mbps) and low complexity (about 375 Kgates).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
结构化LDPC码高吞吐量多速率译码器的VLSI设计
尽管最近微电子技术取得了进展,但LDPC码的高吞吐量解码器的实现仍然是一项具有挑战性的任务。本文旨在总结一个符合WWiSE无线局域网方案的结构化LDPC码解码器的自顶向下设计流程。从有限精度算法的系统性能分析出发,提出了一种高吞吐量架构,作为最先进解决方案的增强,并详细介绍了其VLSI设计。设想的体系结构也非常灵活,因为它支持多种代码率,而没有明显的硬件开销。整个解码器采用0.18/spl mu/m标准单元CMOS技术合成,具有显著的性能:实现损耗小(0.2dB至BER=10/sup -8/),低延迟(小于6.0/spl mu/s),高有用吞吐量(高达940 Mbps)和低复杂度(约375 Kgates)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A processor for testing mixed-signal cores in system-on-chip Educational tool for the demonstration of DfT principles based on scan methodologies Capturing processor architectures from protocol processing applications: a case study Power-composition profile driven co-synthesis with power management selection for dynamic and leakage energy reduction High-level synthesis in latency insensitive system methodology
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1