Area efficient high speed low power multiplier architecture for multirate filter design

K. Mariammal, S. V. vasantha Rani, T. Kohila
{"title":"Area efficient high speed low power multiplier architecture for multirate filter design","authors":"K. Mariammal, S. V. vasantha Rani, T. Kohila","doi":"10.1109/ICE-CCN.2013.6528474","DOIUrl":null,"url":null,"abstract":"Interpolation and Decimation is very effective and popular in multirate signal processing applications. This paper proposes a high speed, area and power efficient VLSI architecture for polyphase decimation filter with decimation factor of three (D=3) using BFD (Bypass Feed Direct) multiplier. Various key performance metrics such as number of slices, maximum operating frequency, number of LUT's, input output bonds, power consumption, setup time, hold time, propagation delay between source and destinations are estimated for the filter of length nine (N=9). The power dissipation is reduced in polyphase decimation filter using BFD multiplier which consumes low-power when compared to the conventional multiplier. The speed is improved by using carrylook ahead adder. This architecture also provide significant reduction in area (in terms of number of slices). The proposed scheme has been simulated and the results are reported. It was observed that the proposed scheme provides 57.99% increase in speed, 83.3% reduction in area and slight reduction in power dissipation when compared to conventional multiplier.","PeriodicalId":286830,"journal":{"name":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference ON Emerging Trends in Computing, Communication and Nanotechnology (ICECCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICE-CCN.2013.6528474","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Interpolation and Decimation is very effective and popular in multirate signal processing applications. This paper proposes a high speed, area and power efficient VLSI architecture for polyphase decimation filter with decimation factor of three (D=3) using BFD (Bypass Feed Direct) multiplier. Various key performance metrics such as number of slices, maximum operating frequency, number of LUT's, input output bonds, power consumption, setup time, hold time, propagation delay between source and destinations are estimated for the filter of length nine (N=9). The power dissipation is reduced in polyphase decimation filter using BFD multiplier which consumes low-power when compared to the conventional multiplier. The speed is improved by using carrylook ahead adder. This architecture also provide significant reduction in area (in terms of number of slices). The proposed scheme has been simulated and the results are reported. It was observed that the proposed scheme provides 57.99% increase in speed, 83.3% reduction in area and slight reduction in power dissipation when compared to conventional multiplier.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于多速率滤波器设计的面积高效高速低功率乘法器结构
在多速率信号处理中,插值和抽取是一种非常有效和流行的方法。本文提出了一种采用BFD (Bypass馈电直接)乘法器实现抽取因子为3 (D=3)的多相抽取滤波器的高速、面积和功耗低的VLSI结构。对长度为9 (N=9)的滤波器估计各种关键性能指标,如切片数量、最大工作频率、LUT数量、输入输出键、功耗、设置时间、保持时间、源和目标之间的传播延迟。采用BFD乘法器降低了多相抽取滤波器的功耗,与传统乘法器相比功耗更低。采用超前进位加法器提高了速度。该体系结构还显著减少了面积(就切片数量而言)。本文对该方案进行了仿真,并给出了仿真结果。结果表明,与传统乘法器相比,该方案速度提高57.99%,面积减小83.3%,功耗略有降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Removing snow from an image via image decomposition Maximum a posteriori adaptation method for video semantic indexing Low power 8×8 Sum of Absolute Difference engine for Motion Estimation in video compression A modified preamble structure based carrier frequency offset (CFO) and phase noise compensation in an OFDM system Multiple learning based classifiers using layered approach and Feature Selection for attack detection
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1