Automatic generation of memory interfaces

D. Kammler, Bastian Bauwens, E. M. Witte, G. Ascheid, R. Leupers, H. Meyr, A. Chattopadhyay
{"title":"Automatic generation of memory interfaces","authors":"D. Kammler, Bastian Bauwens, E. M. Witte, G. Ascheid, R. Leupers, H. Meyr, A. Chattopadhyay","doi":"10.1109/SOCC.2009.5335674","DOIUrl":null,"url":null,"abstract":"With the growing market for multi-processor system-on-chip (MPSoC) solutions, application-specific instruction-set processors (ASIPs) gain importance as they allow for a wide tradeoff between flexibility and efficiency in such a system. Their development is aided by architecture description languages (ADLs) supporting the automatic generation of architecture specific tool sets as well as synthesizable register transfer level (RTL) implementations from a single architecture model. However, these generated implementations have to be manually adapted to the interfaces of dedicated memories or memory controllers, slowing down the design space exploration regarding the memory architecture. In order to overcome this drawback, this work extends RTL code generation from ADL models with the automatic generation of memory interfaces. This is accomplished by introducing a new abstract and versatile description format for memory interfaces and their timing protocols.","PeriodicalId":389625,"journal":{"name":"2009 International Symposium on System-on-Chip","volume":"0 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Symposium on System-on-Chip","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2009.5335674","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

With the growing market for multi-processor system-on-chip (MPSoC) solutions, application-specific instruction-set processors (ASIPs) gain importance as they allow for a wide tradeoff between flexibility and efficiency in such a system. Their development is aided by architecture description languages (ADLs) supporting the automatic generation of architecture specific tool sets as well as synthesizable register transfer level (RTL) implementations from a single architecture model. However, these generated implementations have to be manually adapted to the interfaces of dedicated memories or memory controllers, slowing down the design space exploration regarding the memory architecture. In order to overcome this drawback, this work extends RTL code generation from ADL models with the automatic generation of memory interfaces. This is accomplished by introducing a new abstract and versatile description format for memory interfaces and their timing protocols.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
随着多处理器片上系统(MPSoC)解决方案市场的不断增长,专用指令集处理器(asip)变得越来越重要,因为它们允许在这种系统中的灵活性和效率之间进行广泛的权衡。它们的开发得到了体系结构描述语言(adl)的帮助,这些语言支持体系结构特定工具集的自动生成,以及来自单个体系结构模型的可合成的寄存器传输级别(RTL)实现。然而,这些生成的实现必须手动适应专用内存或内存控制器的接口,从而减慢了有关内存体系结构的设计空间探索。为了克服这一缺点,本工作从ADL模型扩展了RTL代码生成,实现了内存接口的自动生成。这是通过为内存接口及其定时协议引入一种新的抽象和通用的描述格式来实现的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Characterising embedded applications using a UML profile Analysis of memory access optimization for motion compensation frames in MPEG-4 An efficient software cache for H.264 motion compensation System architecture for 3GPP LTE modem using a programmable baseband processor Two phase clocked adiabatic static CMOS logic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1