{"title":"A study of dynamic reconfigurable FFT processor for OFDM based cognitive radio","authors":"Kazuto Nishi, S. Yoshizawa, Yoshikazu Miyanaga","doi":"10.1109/ISCIT.2007.4392254","DOIUrl":null,"url":null,"abstract":"Cognitive radio recognizes frequency use in space and time domains and improves frequency utilization efficiency and communication performance by selecting an optimal communication mode. This paper proposes a new method reducing circuit area for reconfigurable FFT processors with multiple communication modes in OFDM based cognitive radio. The proposed method offers the FFT stages with two dimensional arrays and dynamically changes the data path connections in the butterfly and FIFO memory blocks. In the CMOS implementation, this structure has reduced circuit area by 35% compared with the conventional circuit.","PeriodicalId":331439,"journal":{"name":"2007 International Symposium on Communications and Information Technologies","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Symposium on Communications and Information Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIT.2007.4392254","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
Abstract
Cognitive radio recognizes frequency use in space and time domains and improves frequency utilization efficiency and communication performance by selecting an optimal communication mode. This paper proposes a new method reducing circuit area for reconfigurable FFT processors with multiple communication modes in OFDM based cognitive radio. The proposed method offers the FFT stages with two dimensional arrays and dynamically changes the data path connections in the butterfly and FIFO memory blocks. In the CMOS implementation, this structure has reduced circuit area by 35% compared with the conventional circuit.