A 0.06-psRMS SSC-induced jitter, ΔΣ-dithering-free, 6-GHz spread-spectrum clock generator for serial-ATA generation

Cheng-Liang Hung, Kuo-Hsing Cheng, Yu-Chen Lin, Bo-Qian Jiang, C. Fan, Chi-Yang Chang
{"title":"A 0.06-psRMS SSC-induced jitter, ΔΣ-dithering-free, 6-GHz spread-spectrum clock generator for serial-ATA generation","authors":"Cheng-Liang Hung, Kuo-Hsing Cheng, Yu-Chen Lin, Bo-Qian Jiang, C. Fan, Chi-Yang Chang","doi":"10.1109/ESSCIRC.2011.6045003","DOIUrl":null,"url":null,"abstract":"A 90-nm CMOS, 6-GHz spread-spectrum clock generator (SSCG) showing low jitter and the feasible electromagnetic interference (EMI) reduction is presented. Forsaking the commonly used ΔΣ technique for the average fractional-N ratios by the dithering, the proposed SSCG uses a phase-rotating technique to realize truly fractional division ratios, and creates the spread-spread clocking (SSC) by modulating the fractional-N ratios. The phase-rotating technique effectively calibrates instantaneous timing error and shows ignorable quantization error. Operating at a 6-GHz clock rate, the measured RMS jitter with and without a 0.5% (5000-ppm) down-spreading spectrum are 0.77 ps and 0.71 ps, respectively, showing a significant improvement in the suppressed sub-1ps RMS jitter and the mere increase in RMS jitter of 0.06 ps while implementing SSC. As the serial AT attachment (SATA) standard suggesting the 100 kHz-RBW for the instruments, the measured power attenuation of EMI is 16.12 dB under a 5000-ppm frequency deviation. The chip core area is less than 0.55 × 0.45 mm2, and the core power consumption is 27.7 mW at a 1.0-V supply.","PeriodicalId":239979,"journal":{"name":"2011 Proceedings of the ESSCIRC (ESSCIRC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Proceedings of the ESSCIRC (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2011.6045003","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A 90-nm CMOS, 6-GHz spread-spectrum clock generator (SSCG) showing low jitter and the feasible electromagnetic interference (EMI) reduction is presented. Forsaking the commonly used ΔΣ technique for the average fractional-N ratios by the dithering, the proposed SSCG uses a phase-rotating technique to realize truly fractional division ratios, and creates the spread-spread clocking (SSC) by modulating the fractional-N ratios. The phase-rotating technique effectively calibrates instantaneous timing error and shows ignorable quantization error. Operating at a 6-GHz clock rate, the measured RMS jitter with and without a 0.5% (5000-ppm) down-spreading spectrum are 0.77 ps and 0.71 ps, respectively, showing a significant improvement in the suppressed sub-1ps RMS jitter and the mere increase in RMS jitter of 0.06 ps while implementing SSC. As the serial AT attachment (SATA) standard suggesting the 100 kHz-RBW for the instruments, the measured power attenuation of EMI is 16.12 dB under a 5000-ppm frequency deviation. The chip core area is less than 0.55 × 0.45 mm2, and the core power consumption is 27.7 mW at a 1.0-V supply.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
用于串行ata生成的0.06 psrms ssc诱导抖动,ΔΣ-dithering-free, 6 ghz扩频时钟发生器
提出了一种低抖动、有效降低电磁干扰的90 nm CMOS扩频时钟发生器(SSCG)。本文提出的SSCG摒弃了以往通过抖动获得平均分数- n比的ΔΣ技术,采用相位旋转技术实现真正的分数分割比,并通过调制分数- n比产生扩频-扩频时钟(SSC)。相位旋转技术能有效地校正瞬时定时误差,且量化误差可忽略不计。在6 ghz时钟速率下,当下扩频谱为0.5% (5000-ppm)时,测量到的RMS抖动分别为0.77 ps和0.71 ps,表明在实现SSC时,抑制的低于1ps的RMS抖动得到了显著改善,RMS抖动仅增加了0.06 ps。作为串行AT附件(SATA)标准,建议仪器的100khz - rbw,在5000-ppm频率偏差下,测量到的EMI功率衰减为16.12 dB。芯片的核心面积小于0.55 × 0.45 mm2,在1.0 v电源下,核心功耗为27.7 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A precision DTMOST-based temperature sensor 8T SRAM with Mimicked Negative Bit-lines and Charge Limited Sequential sense amplifier for wireless sensor nodes A 350nA voltage regulator for 90nm CMOS digital circuits with Reverse-Body-Bias A 12b 5-to-50MS/s 0.5-to-1V voltage scalable zero-crossing based pipelined ADC On-chip resonant supply noise reduction utilizing switched parasitic capacitors of sleep blocks with tri-mode power gating structure
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1